blob: 12667c57c137522b14b7430b57c1dc45057732f1 [file] [log] [blame]
wdenk2d24a3a2004-06-09 21:50:45 +00001/*
2 * include/configs/mx1ads.h
wdenk49822e22004-06-19 21:19:10 +00003 *
wdenk2d24a3a2004-06-09 21:50:45 +00004 * (c) Copyright 2004
5 * Techware Information Technology, Inc.
6 * http://www.techware.com.tw/
7 *
8 * Ming-Len Wu <minglen_wu@techware.com.tw>
9 *
10 * This is the Configuration setting for Motorola MX1ADS board
11 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020012 * SPDX-License-Identifier: GPL-2.0+
wdenk2d24a3a2004-06-09 21:50:45 +000013 */
14
wdenk2d24a3a2004-06-09 21:50:45 +000015#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
wdenk2d24a3a2004-06-09 21:50:45 +000019 * High Level Configuration Options
20 * (easy to change)
21 */
22#define CONFIG_ARM920T 1 /* This is an ARM920T Core */
wdenk281e00a2004-08-01 22:48:16 +000023#define CONFIG_IMX 1 /* It's a Motorola MC9328 SoC */
24#define CONFIG_MX1ADS 1 /* on a Motorola MX1ADS Board */
wdenk281e00a2004-08-01 22:48:16 +000025
26/*
27 * Select serial console configuration
28 */
Jean-Christophe PLAGNIOL-VILLARDd3e55d02009-03-30 18:58:38 +020029#define CONFIG_IMX_SERIAL
wdenk281e00a2004-08-01 22:48:16 +000030#define CONFIG_IMX_SERIAL1 /* internal uart 1 */
31/* #define _CONFIG_UART2 */ /* internal uart 2 */
32/* #define CONFIG_SILENT_CONSOLE */ /* use this to disable output */
wdenk2d24a3a2004-06-09 21:50:45 +000033
Helmut Raiger9660e442011-10-20 04:19:47 +000034#define CONFIG_BOARD_LATE_INIT
wdenk2d24a3a2004-06-09 21:50:45 +000035#define USE_920T_MMU 1
wdenk2d24a3a2004-06-09 21:50:45 +000036
wdenk49822e22004-06-19 21:19:10 +000037#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_MX1_GPCR 0x000003AB /* for MX1ADS 0L44N */
39#define CONFIG_SYS_MX1_GPCR 0x000003AB /* for MX1ADS 0L44N */
40#define CONFIG_SYS_MX1_GPCR 0x000003AB /* for MX1ADS 0L44N */
wdenk49822e22004-06-19 21:19:10 +000041#endif
wdenk2d24a3a2004-06-09 21:50:45 +000042
43/*
44 * Size of malloc() pool
45 */
46
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenk281e00a2004-08-01 22:48:16 +000048
wdenk2d24a3a2004-06-09 21:50:45 +000049/*
50 * CS8900 Ethernet drivers
51 */
Ben Warrenb1c0eaa2009-08-25 13:09:37 -070052#define CONFIG_CS8900 /* we have a CS8900 on-board */
53#define CONFIG_CS8900_BASE 0x15000300
54#define CONFIG_CS8900_BUS16 /* the Linux driver does accesses as shorts */
wdenk2d24a3a2004-06-09 21:50:45 +000055
56/*
57 * select serial console configuration
58 */
59
wdenk281e00a2004-08-01 22:48:16 +000060/* #define CONFIG_UART1 */
wdenk2d24a3a2004-06-09 21:50:45 +000061/* #define CONFIG_UART2 1 */
62
63#define CONFIG_BAUDRATE 115200
64
Jon Loeliger5dc11a52007-07-04 22:33:01 -050065/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050066 * BOOTP options
67 */
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72
Jon Loeliger7f5c0152007-07-10 09:38:02 -050073/*
Jon Loeliger5dc11a52007-07-04 22:33:01 -050074 * Command line configuration.
75 */
76#include <config_cmd_default.h>
wdenk2d24a3a2004-06-09 21:50:45 +000077
Jon Loeliger5dc11a52007-07-04 22:33:01 -050078#define CONFIG_CMD_CACHE
79#define CONFIG_CMD_REGINFO
80#define CONFIG_CMD_ELF
81
wdenk2d24a3a2004-06-09 21:50:45 +000082#define CONFIG_BOOTDELAY 3
wdenk281e00a2004-08-01 22:48:16 +000083#define CONFIG_BOOTARGS "root=/dev/msdk mem=48M"
wdenk2d24a3a2004-06-09 21:50:45 +000084#define CONFIG_BOOTFILE "mx1ads"
wdenk281e00a2004-08-01 22:48:16 +000085#define CONFIG_BOOTCOMMAND "tftp; bootm"
wdenk2d24a3a2004-06-09 21:50:45 +000086
Jon Loeliger5dc11a52007-07-04 22:33:01 -050087#if defined(CONFIG_CMD_KGDB)
wdenk2d24a3a2004-06-09 21:50:45 +000088#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
wdenk2d24a3a2004-06-09 21:50:45 +000089#endif
90
91/*
92 * Miscellaneous configurable options
93 */
wdenk49822e22004-06-19 21:19:10 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_HUSH_PARSER 1
wdenk49822e22004-06-19 21:19:10 +000096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk2d24a3a2004-06-09 21:50:45 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#ifdef CONFIG_SYS_HUSH_PARSER
100#define CONFIG_SYS_PROMPT "MX1ADS$ " /* Monitor Command Prompt */
wdenk2d24a3a2004-06-09 21:50:45 +0000101#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_PROMPT "MX1ADS=> " /* Monitor Command Prompt */
wdenk2d24a3a2004-06-09 21:50:45 +0000103#endif
104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
106#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
wdenk2d24a3a2004-06-09 21:50:45 +0000107 /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk2d24a3a2004-06-09 21:50:45 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MEMTEST_START 0x09000000 /* memtest works on */
112#define CONFIG_SYS_MEMTEST_END 0x0AF00000 /* 63 MB in DRAM */
wdenk2d24a3a2004-06-09 21:50:45 +0000113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_LOAD_ADDR 0x08800000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_HZ 3686400
116#define CONFIG_SYS_CPUSPEED 0x141
wdenk2d24a3a2004-06-09 21:50:45 +0000117
wdenk2d24a3a2004-06-09 21:50:45 +0000118/*-----------------------------------------------------------------------
wdenk2d24a3a2004-06-09 21:50:45 +0000119 * Physical Memory Map
120 */
wdenk49822e22004-06-19 21:19:10 +0000121
wdenk281e00a2004-08-01 22:48:16 +0000122#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
123#define PHYS_SDRAM_1 0x08000000 /* SDRAM on CSD0 */
124#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
wdenk2d24a3a2004-06-09 21:50:45 +0000125
Fabio Estevame845f902011-06-11 15:16:32 +0000126#define CONFIG_SYS_TEXT_BASE 0x10000000
127
128#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
129#define CONFIG_SYS_INIT_RAM_ADDR 0x00300000
130#define CONFIG_SYS_INIT_RAM_SIZE 0x000FFFFF
131#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
132 GENERATED_GBL_DATA_SIZE)
133#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
134 CONFIG_SYS_GBL_DATA_OFFSET)
135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* 1 bank of SyncFlash */
137#define CONFIG_SYS_FLASH_BASE 0x0C000000 /* SyncFlash on CSD1 */
wdenk281e00a2004-08-01 22:48:16 +0000138#define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
wdenk2d24a3a2004-06-09 21:50:45 +0000139
140/*-----------------------------------------------------------------------
141 * FLASH and environment organization
142 */
143
wdenk2d24a3a2004-06-09 21:50:45 +0000144#define CONFIG_SYNCFLASH 1
145#define PHYS_FLASH_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_MAX_FLASH_SECT (16)
147#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x00ff8000)
wdenk49822e22004-06-19 21:19:10 +0000148
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200149#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200150#define CONFIG_ENV_SIZE 0x04000 /* Total Size of Environment Sector */
151#define CONFIG_ENV_SECT_SIZE 0x100000
wdenk281e00a2004-08-01 22:48:16 +0000152
153/*-----------------------------------------------------------------------
154 * Enable passing ATAGS
155 */
156
157#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
158#define CONFIG_SETUP_MEMORY_TAGS 1
159
160#define CONFIG_SYS_CLK_FREQ 16780000
161#define CONFIG_SYSPLL_CLK_FREQ 16000000
162
wdenk2d24a3a2004-06-09 21:50:45 +0000163#endif /* __CONFIG_H */