Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Freescale MCF54455 EVB board. |
| 4 | * |
| 5 | * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
| 6 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 13 | #ifndef _M54455EVB_H |
| 14 | #define _M54455EVB_H |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 20 | #define CONFIG_M54455EVB /* M54455EVB board */ |
| 21 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 22 | #define CONFIG_MCFUART |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 23 | #define CONFIG_SYS_UART_PORT (0) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 24 | |
Angelo Dureghello | c74dda8 | 2017-05-14 21:42:27 +0200 | [diff] [blame] | 25 | #define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*) |
| 26 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 27 | #undef CONFIG_WATCHDOG |
| 28 | |
| 29 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 30 | |
| 31 | /* |
| 32 | * BOOTP options |
| 33 | */ |
| 34 | #define CONFIG_BOOTP_BOOTFILESIZE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 35 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 36 | /* Network configuration */ |
| 37 | #define CONFIG_MCFFEC |
| 38 | #ifdef CONFIG_MCFFEC |
TsiChung Liew | 0f3ba7e | 2008-03-30 01:22:13 -0500 | [diff] [blame] | 39 | # define CONFIG_MII_INIT 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | # define CONFIG_SYS_DISCOVER_PHY |
| 41 | # define CONFIG_SYS_RX_ETH_BUFFER 8 |
| 42 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 43 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | # define CONFIG_SYS_FEC0_PINMUX 0 |
| 45 | # define CONFIG_SYS_FEC1_PINMUX 0 |
| 46 | # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE |
| 47 | # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 48 | # define MCFFEC_TOUT_LOOP 50000 |
| 49 | # define CONFIG_HAS_ETH1 |
| 50 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 51 | # define CONFIG_ETHPRIME "FEC0" |
| 52 | # define CONFIG_IPADDR 192.162.1.2 |
| 53 | # define CONFIG_NETMASK 255.255.255.0 |
| 54 | # define CONFIG_SERVERIP 192.162.1.1 |
| 55 | # define CONFIG_GATEWAYIP 192.162.1.1 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 56 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ |
| 58 | # ifndef CONFIG_SYS_DISCOVER_PHY |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 59 | # define FECDUPLEX FULL |
| 60 | # define FECSPEED _100BASET |
| 61 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
| 63 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 64 | # endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | # endif /* CONFIG_SYS_DISCOVER_PHY */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 66 | #endif |
| 67 | |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 68 | #define CONFIG_HOSTNAME "M54455EVB" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #ifdef CONFIG_SYS_STMICRO_BOOT |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 70 | /* ST Micro serial flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_LOAD_ADDR2 0x40010013 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 72 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 73 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 74 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 75 | "loadaddr=0x40010000\0" \ |
| 76 | "sbfhdr=sbfhdr.bin\0" \ |
| 77 | "uboot=u-boot.bin\0" \ |
| 78 | "load=tftp ${loadaddr} ${sbfhdr};" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 79 | "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 80 | "upd=run load; run prog\0" \ |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 81 | "prog=sf probe 0:1 1000000 3;" \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 82 | "sf erase 0 30000;" \ |
| 83 | "sf write ${loadaddr} 0 0x30000;" \ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 84 | "save\0" \ |
| 85 | "" |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 86 | #else |
| 87 | /* Atmel and Intel */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #ifdef CONFIG_SYS_ATMEL_BOOT |
| 89 | # define CONFIG_SYS_UBOOT_END 0x0403FFFF |
| 90 | #elif defined(CONFIG_SYS_INTEL_BOOT) |
| 91 | # define CONFIG_SYS_UBOOT_END 0x3FFFF |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 92 | #endif |
| 93 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 94 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 95 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 96 | "loadaddr=0x40010000\0" \ |
| 97 | "uboot=u-boot.bin\0" \ |
| 98 | "load=tftp ${loadaddr} ${uboot}\0" \ |
| 99 | "upd=run load; run prog\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 100 | "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \ |
| 101 | " " __stringify(CONFIG_SYS_UBOOT_END) ";" \ |
| 102 | "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \ |
| 103 | __stringify(CONFIG_SYS_UBOOT_END) ";" \ |
| 104 | "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 105 | " ${filesize}; save\0" \ |
| 106 | "" |
| 107 | #endif |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 108 | |
| 109 | /* ATA configuration */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 110 | #define CONFIG_IDE_RESET 1 |
| 111 | #define CONFIG_IDE_PREINIT 1 |
| 112 | #define CONFIG_ATAPI |
| 113 | #undef CONFIG_LBA48 |
| 114 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_IDE_MAXBUS 1 |
| 116 | #define CONFIG_SYS_IDE_MAXDEVICE 2 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000 |
| 119 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ |
| 122 | #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ |
| 123 | #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ |
| 124 | #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 125 | |
| 126 | /* Realtime clock */ |
| 127 | #define CONFIG_MCFRTC |
| 128 | #undef RTC_DEBUG |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 130 | |
| 131 | /* Timer */ |
| 132 | #define CONFIG_MCFTMR |
| 133 | #undef CONFIG_MCFPIT |
| 134 | |
| 135 | /* I2c */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 136 | #define CONFIG_SYS_I2C |
| 137 | #define CONFIG_SYS_I2C_FSL |
| 138 | #define CONFIG_SYS_FSL_I2C_SPEED 80000 |
| 139 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
jason | 6af3a0e | 2013-11-06 22:59:08 +0800 | [diff] [blame] | 140 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 142 | |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 143 | /* DSPI and Serial Flash */ |
| 144 | #define CONFIG_CF_DSPI |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_SBFHDR_SIZE 0x13 |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 146 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 147 | /* PCI */ |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 148 | #ifdef CONFIG_CMD_PCI |
TsiChung Liew | f33fca2 | 2008-03-30 01:19:06 -0500 | [diff] [blame] | 149 | #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 |
TsiChungLiew | 2e72ad0 | 2008-01-14 17:11:47 -0600 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000 |
| 154 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS |
| 155 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_PCI_IO_BUS 0xB1000000 |
| 158 | #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS |
| 159 | #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000 |
| 162 | #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS |
| 163 | #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 164 | #endif |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 165 | |
| 166 | /* FPGA - Spartan 2 */ |
| 167 | /* experiment |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 168 | #define CONFIG_FPGA_COUNT 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_FPGA_PROG_FEEDBACK |
| 170 | #define CONFIG_SYS_FPGA_CHECK_CTRLC |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 171 | */ |
| 172 | |
| 173 | /* Input, PCI, Flexbus, and VCO */ |
| 174 | #define CONFIG_EXTRA_CLOCK |
| 175 | |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 176 | #define CONFIG_PRAM 2048 /* 2048 KB */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 177 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_MBAR 0xFC000000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 181 | |
| 182 | /* |
| 183 | * Low Level Configuration Settings |
| 184 | * (address mappings, register initial values, etc.) |
| 185 | * You should know what you are doing if you make changes here. |
| 186 | */ |
| 187 | |
| 188 | /*----------------------------------------------------------------------- |
| 189 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 190 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_INIT_RAM_CTRL 0x221 |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 197 | |
| 198 | /*----------------------------------------------------------------------- |
| 199 | * Start addresses for the final memory configuration |
| 200 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 202 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
| 204 | #define CONFIG_SYS_SDRAM_BASE1 0x48000000 |
| 205 | #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */ |
| 206 | #define CONFIG_SYS_SDRAM_CFG1 0x65311610 |
| 207 | #define CONFIG_SYS_SDRAM_CFG2 0x59670000 |
| 208 | #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000 |
| 209 | #define CONFIG_SYS_SDRAM_EMOD 0x40010000 |
| 210 | #define CONFIG_SYS_SDRAM_MODE 0x00010033 |
| 211 | #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 212 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 |
| 214 | #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 215 | |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 216 | #ifdef CONFIG_CF_SBF |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 217 | # define CONFIG_SERIAL_BOOT |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 218 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 219 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 221 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 |
| 223 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 224 | |
| 225 | /* Reserve 256 kB for malloc() */ |
| 226 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 227 | |
| 228 | /* |
| 229 | * For booting Linux, the board info and command line data |
| 230 | * have to be in the first 8 MB of memory, since this is |
| 231 | * the maximum mapped by the Linux kernel during initialization ?? |
| 232 | */ |
| 233 | /* Initial Memory map for Linux */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 235 | |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 236 | /* |
| 237 | * Configuration for environment |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 238 | * Environment is not embedded in u-boot. First time runing may have env |
| 239 | * crc error warning if there is no correct environment on the flash. |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 240 | */ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 241 | #undef CONFIG_ENV_OVERWRITE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 242 | |
| 243 | /*----------------------------------------------------------------------- |
| 244 | * FLASH organization |
| 245 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #ifdef CONFIG_SYS_STMICRO_BOOT |
TsiChung Liew | ee0a846 | 2009-06-30 14:18:29 +0000 | [diff] [blame] | 247 | # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 248 | # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 249 | # define CONFIG_ENV_OFFSET 0x30000 |
| 250 | # define CONFIG_ENV_SIZE 0x2000 |
| 251 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 252 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #ifdef CONFIG_SYS_ATMEL_BOOT |
| 254 | # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 255 | # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE |
| 256 | # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 257 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) |
| 258 | # define CONFIG_ENV_SIZE 0x2000 |
| 259 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 260 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #ifdef CONFIG_SYS_INTEL_BOOT |
| 262 | # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 263 | # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE |
| 264 | # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE |
| 265 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 266 | # define CONFIG_ENV_SIZE 0x2000 |
| 267 | # define CONFIG_ENV_SECT_SIZE 0x20000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 268 | #endif |
| 269 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #ifdef CONFIG_SYS_FLASH_CFI |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 271 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ |
| 273 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT |
| 274 | # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 275 | # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | # define CONFIG_SYS_FLASH_CHECKSUM |
| 277 | # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } |
TsiChung Liew | b2d022d | 2008-07-23 17:37:10 -0500 | [diff] [blame] | 278 | # define CONFIG_FLASH_CFI_LEGACY |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 279 | |
TsiChung Liew | b2d022d | 2008-07-23 17:37:10 -0500 | [diff] [blame] | 280 | #ifdef CONFIG_FLASH_CFI_LEGACY |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 281 | # define CONFIG_SYS_ATMEL_REGION 4 |
| 282 | # define CONFIG_SYS_ATMEL_TOTALSECT 11 |
| 283 | # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7} |
| 284 | # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} |
TsiChung Liew | b2d022d | 2008-07-23 17:37:10 -0500 | [diff] [blame] | 285 | #endif |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 286 | #endif |
| 287 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 288 | /* |
| 289 | * This is setting for JFFS2 support in u-boot. |
| 290 | * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. |
| 291 | */ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 292 | #ifdef CONFIG_CMD_JFFS2 |
| 293 | #ifdef CF_STMICRO_BOOT |
| 294 | # define CONFIG_JFFS2_DEV "nor1" |
| 295 | # define CONFIG_JFFS2_PART_SIZE 0x01000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 296 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 297 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 298 | #ifdef CONFIG_SYS_ATMEL_BOOT |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 299 | # define CONFIG_JFFS2_DEV "nor1" |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 300 | # define CONFIG_JFFS2_PART_SIZE 0x01000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 302 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 303 | #ifdef CONFIG_SYS_INTEL_BOOT |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 304 | # define CONFIG_JFFS2_DEV "nor0" |
| 305 | # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 307 | #endif |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 308 | #endif |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 309 | |
| 310 | /*----------------------------------------------------------------------- |
| 311 | * Cache Configuration |
| 312 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_CACHELINE_SIZE 16 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 314 | |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 315 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 316 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 317 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 318 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 319 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) |
| 320 | #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) |
| 321 | #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ |
| 322 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 323 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 324 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ |
| 325 | CF_CACR_ICINVA | CF_CACR_EUSP) |
| 326 | #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ |
| 327 | CF_CACR_DEC | CF_CACR_DDCM_P | \ |
| 328 | CF_CACR_DCINVA) & ~CF_CACR_ICINVA) |
| 329 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 330 | /*----------------------------------------------------------------------- |
| 331 | * Memory bank definitions |
| 332 | */ |
| 333 | /* |
| 334 | * CS0 - NOR Flash 1, 2, 4, or 8MB |
| 335 | * CS1 - CompactFlash and registers |
| 336 | * CS2 - CPLD |
| 337 | * CS3 - FPGA |
| 338 | * CS4 - Available |
| 339 | * CS5 - Available |
| 340 | */ |
| 341 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 343 | /* Atmel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_CS0_BASE 0x04000000 |
| 345 | #define CONFIG_SYS_CS0_MASK 0x00070001 |
| 346 | #define CONFIG_SYS_CS0_CTRL 0x00001140 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 347 | /* Intel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_CS1_BASE 0x00000000 |
| 349 | #define CONFIG_SYS_CS1_MASK 0x01FF0001 |
| 350 | #define CONFIG_SYS_CS1_CTRL 0x00000D60 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 351 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 352 | #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 353 | #else |
| 354 | /* Intel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_CS0_BASE 0x00000000 |
| 356 | #define CONFIG_SYS_CS0_MASK 0x01FF0001 |
| 357 | #define CONFIG_SYS_CS0_CTRL 0x00000D60 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 358 | /* Atmel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 359 | #define CONFIG_SYS_CS1_BASE 0x04000000 |
| 360 | #define CONFIG_SYS_CS1_MASK 0x00070001 |
| 361 | #define CONFIG_SYS_CS1_CTRL 0x00001140 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 362 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 364 | #endif |
| 365 | |
| 366 | /* CPLD */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | #define CONFIG_SYS_CS2_BASE 0x08000000 |
| 368 | #define CONFIG_SYS_CS2_MASK 0x00070001 |
| 369 | #define CONFIG_SYS_CS2_CTRL 0x003f1140 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 370 | |
| 371 | /* FPGA */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 372 | #define CONFIG_SYS_CS3_BASE 0x09000000 |
| 373 | #define CONFIG_SYS_CS3_MASK 0x00070001 |
| 374 | #define CONFIG_SYS_CS3_CTRL 0x00000020 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 375 | |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 376 | #endif /* _M54455EVB_H */ |