blob: 28f53ae78a1cc99ac969fe37fe435f210fce1afa [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
Tom Rini3db78c82022-12-04 10:13:40 -050015#define CFG_RESET_VECTOR_ADDRESS 0xfffffffc
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080016#endif
17
Liu Gang461632b2012-08-09 05:10:03 +000018#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000019/* Set 1M boot space */
Tom Rinia322afc2022-11-16 13:10:40 -050020#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
21#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
22 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Tom Rini3db78c82022-12-04 10:13:40 -050023#define CFG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000024#endif
25
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080026/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027
Tom Rini3db78c82022-12-04 10:13:40 -050028#ifndef CFG_RESET_VECTOR_ADDRESS
29#define CFG_RESET_VECTOR_ADDRESS 0xeffffffc
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080030#endif
31
Tom Rinicdc5ed82022-11-16 13:10:29 -050032#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080033
Shaohui Xie44d50f02011-09-13 17:55:11 +080034#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060035#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080036#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080037
38/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
Tom Rini65cc0e22022-11-16 13:10:41 -050041#define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080042
Tom Rini9cebc4a2022-11-19 18:45:44 -050043#define CFG_POST CFG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080044
45/*
46 * Config the L3 Cache as L3 SRAM
47 */
Tom Rini308520b2022-12-02 16:42:31 -050048#define CFG_SYS_INIT_L3_ADDR CONFIG_TEXT_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080049#ifdef CONFIG_PHYS_64BIT
Tom Rini308520b2022-12-02 16:42:31 -050050#define CFG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_TEXT_BASE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080051#else
Tom Rini65cc0e22022-11-16 13:10:41 -050052#define CFG_SYS_INIT_L3_ADDR_PHYS CFG_SYS_INIT_L3_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080053#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080054
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080055#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050056#define CFG_SYS_DCSRBAR 0xf0000000
57#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080058#endif
59
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080060/*
61 * DDR Setup
62 */
Tom Rini65cc0e22022-11-16 13:10:41 -050063#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
64#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080065
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080066#define SPD_EEPROM_ADDRESS 0x52
Tom Riniaa6e94d2022-11-16 13:10:37 -050067#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080068
69/*
70 * Local Bus Definitions
71 */
72
73/* Set the local bus clock 1/8 of platform clock */
Tom Rini65cc0e22022-11-16 13:10:41 -050074#define CFG_SYS_LBC_LCRR LCRR_CLKDIV_8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080075
York Sunca1b0b82012-10-26 16:40:15 +000076/*
77 * This board doesn't have a promjet connector.
78 * However, it uses commone corenet board LAW and TLB.
79 * It is necessary to use the same start address with proper offset.
80 */
Tom Rini65cc0e22022-11-16 13:10:41 -050081#define CFG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080082#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050083#define CFG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080084#else
Tom Rini65cc0e22022-11-16 13:10:41 -050085#define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080086#endif
87
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080088#define CPLD_BASE 0xffdf0000 /* CPLD registers */
89#ifdef CONFIG_PHYS_64BIT
90#define CPLD_BASE_PHYS 0xfffdf0000ull
91#else
92#define CPLD_BASE_PHYS CPLD_BASE
93#endif
94
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080095#define PIXIS_LBMAP_SWITCH 7
96#define PIXIS_LBMAP_MASK 0xf0
97#define PIXIS_LBMAP_SHIFT 4
98#define PIXIS_LBMAP_ALTBANK 0x40
99
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000100/* Nand Flash */
101#ifdef CONFIG_NAND_FSL_ELBC
Tom Rini4e590942022-11-12 17:36:51 -0500102#define CFG_SYS_NAND_BASE 0xffa00000
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000103#ifdef CONFIG_PHYS_64BIT
Tom Rini4e590942022-11-12 17:36:51 -0500104#define CFG_SYS_NAND_BASE_PHYS 0xfffa00000ull
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000105#else
Tom Rini4e590942022-11-12 17:36:51 -0500106#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000107#endif
108
Tom Rini4e590942022-11-12 17:36:51 -0500109#define CFG_SYS_NAND_BASE_LIST {CFG_SYS_NAND_BASE}
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000110
111/* NAND flash config */
Tom Rini4e590942022-11-12 17:36:51 -0500112#define CFG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000113 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
114 | BR_PS_8 /* Port Size = 8 bit */ \
115 | BR_MS_FCM /* MSEL = FCM */ \
116 | BR_V) /* valid */
Tom Rini4e590942022-11-12 17:36:51 -0500117#define CFG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000118 | OR_FCM_PGS /* Large Page*/ \
119 | OR_FCM_CSCT \
120 | OR_FCM_CST \
121 | OR_FCM_CHT \
122 | OR_FCM_SCY_1 \
123 | OR_FCM_TRLX \
124 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000125#endif /* CONFIG_NAND_FSL_ELBC */
126
Tom Rini65cc0e22022-11-16 13:10:41 -0500127#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800128
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800129/* define to use L1 as initial stack */
Tom Rini65cc0e22022-11-16 13:10:41 -0500130#define CFG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800131#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500132#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
133#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800134/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500135#define CFG_SYS_INIT_RAM_ADDR_PHYS \
136 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
137 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800138#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500139#define CFG_SYS_INIT_RAM_ADDR_PHYS CFG_SYS_INIT_RAM_ADDR
140#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
141#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR_PHYS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800142#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500143#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800144
Tom Rini65cc0e22022-11-16 13:10:41 -0500145#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800146
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800147/* Serial Port - controlled on board with jumper J8
148 * open - index 2
149 * shorted - index 1
150 */
Tom Rini91092132022-11-16 13:10:28 -0500151#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800152
Tom Rini65cc0e22022-11-16 13:10:41 -0500153#define CFG_SYS_BAUDRATE_TABLE \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800154 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
155
Tom Rini65cc0e22022-11-16 13:10:41 -0500156#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
157#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
158#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
159#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800160
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800161/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800162
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800163
164/*
165 * RapidIO
166 */
Tom Rinia322afc2022-11-16 13:10:40 -0500167#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800168#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -0500169#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800170#else
Tom Rinia322afc2022-11-16 13:10:40 -0500171#define CFG_SYS_SRIO1_MEM_PHYS 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800172#endif
Tom Rinia322afc2022-11-16 13:10:40 -0500173#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800174
Tom Rinia322afc2022-11-16 13:10:40 -0500175#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800176#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -0500177#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800178#else
Tom Rinia322afc2022-11-16 13:10:40 -0500179#define CFG_SYS_SRIO2_MEM_PHYS 0xb0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800180#endif
Tom Rinia322afc2022-11-16 13:10:40 -0500181#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800182
183/*
Liu Gangff65f122012-08-09 05:09:59 +0000184 * for slave u-boot IMAGE instored in master memory space,
185 * PHYS must be aligned based on the SIZE
186 */
Tom Rinia322afc2022-11-16 13:10:40 -0500187#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
188#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
189#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
190#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000191/*
192 * for slave UCODE and ENV instored in master memory space,
193 * PHYS must be aligned based on the SIZE
194 */
Tom Rinia322afc2022-11-16 13:10:40 -0500195#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
196#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
197#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000198
199/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -0500200#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
201#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000202
203/*
Liu Gang461632b2012-08-09 05:10:03 +0000204 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000205 */
Liu Gang461632b2012-08-09 05:10:03 +0000206#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -0500207#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
208#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
209 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000210#endif
211
212/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800213 * eSPI - Enhanced SPI
214 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800215
216/*
217 * General PCI
218 * Memory space is mapped 1-1, but I/O space must start from 0.
219 */
220
221/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500222#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
223#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
224#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
225#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800226
227/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500228#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
229#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
230#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
231#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800232
233/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500234#define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000
235#define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800236
237/* Qman/Bman */
Tom Rini65cc0e22022-11-16 13:10:41 -0500238#define CFG_SYS_BMAN_NUM_PORTALS 10
239#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800240#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500241#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800242#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500243#define CFG_SYS_BMAN_MEM_PHYS CFG_SYS_BMAN_MEM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800244#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500245#define CFG_SYS_BMAN_MEM_SIZE 0x00200000
246#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
247#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
248#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
249#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
250#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
251 CFG_SYS_BMAN_CENA_SIZE)
252#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
253#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
254#define CFG_SYS_QMAN_NUM_PORTALS 10
255#define CFG_SYS_QMAN_MEM_BASE 0xf4200000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800256#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500257#define CFG_SYS_QMAN_MEM_PHYS 0xff4200000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800258#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500259#define CFG_SYS_QMAN_MEM_PHYS CFG_SYS_QMAN_MEM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800260#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500261#define CFG_SYS_QMAN_MEM_SIZE 0x00200000
262#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
263#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
264#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
265 CFG_SYS_QMAN_CENA_SIZE)
266#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
267#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800268
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800269#ifdef CONFIG_FMAN_ENET
Tom Rini65cc0e22022-11-16 13:10:41 -0500270#define CFG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
271#define CFG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
272#define CFG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
273#define CFG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
274#define CFG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800275
Tom Rini65cc0e22022-11-16 13:10:41 -0500276#define CFG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
277#define CFG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
278#define CFG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
279#define CFG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800280
Tom Rini65cc0e22022-11-16 13:10:41 -0500281#define CFG_SYS_FM1_10GEC1_PHY_ADDR 0
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800282
Tom Rini65cc0e22022-11-16 13:10:41 -0500283#define CFG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800284#endif
285
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800286#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400287#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800288#endif
289
290/*
291 * Miscellaneous configurable options
292 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800293
294/*
295 * For booting Linux, the board info and command line data
296 * have to be in the first 64 MB of memory, since this is
297 * the maximum mapped by the Linux kernel during initialization.
298 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500299#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800300
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800301/*
302 * Environment Configuration
303 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800304
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800305#define __USB_PHY_TYPE utmi
306
Tom Rini0613c362022-12-04 10:03:50 -0500307#define CFG_EXTRA_ENV_SETTINGS \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800308 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
309 "bank_intlv=cs0_cs1\0" \
310 "netdev=eth0\0" \
Tom Rini54f80dd2022-12-02 16:42:27 -0500311 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600312 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800313 "tftpflash=tftpboot $loadaddr $uboot && " \
314 "protect off $ubootaddr +$filesize && " \
315 "erase $ubootaddr +$filesize && " \
316 "cp.b $loadaddr $ubootaddr $filesize && " \
317 "protect on $ubootaddr +$filesize && " \
318 "cmp.b $loadaddr $ubootaddr $filesize\0" \
319 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200320 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800321 "usb_dr_mode=host\0" \
322 "ramdiskaddr=2000000\0" \
323 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500324 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800325 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500326 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800327
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800328#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800329
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800330#endif /* __CONFIG_H */