blob: 9b3485ed4b7f8f46f31811b9130e91c22a02c0c6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Andy Fleming67431052007-04-23 02:54:25 -05002/*
Kumar Gala5f7bbd12011-01-04 18:01:49 -06003 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
Andy Fleming67431052007-04-23 02:54:25 -05004 */
5
6/*
7 * mpc8568mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Gala5f7bbd12011-01-04 18:01:49 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wang1563f562007-11-14 15:52:06 -050015#define CONFIG_PCI1 1 /* PCI controller */
16#define CONFIG_PCIE1 1 /* PCIE controller */
17#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060019#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050020#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Andy Flemingb96c83d2007-08-15 20:03:34 -050021#define CONFIG_QE /* Enable QE */
Andy Fleming67431052007-04-23 02:54:25 -050022#define CONFIG_ENV_OVERWRITE
Andy Fleming67431052007-04-23 02:54:25 -050023
Andy Fleming67431052007-04-23 02:54:25 -050024#ifndef __ASSEMBLY__
25extern unsigned long get_clock_freq(void);
26#endif /*Replace a call to get_clock_freq (after it is implemented)*/
27#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
28
29/*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020032#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang7a1ac412007-08-23 15:20:54 -040033#define CONFIG_BTB /* toggle branch predition */
Andy Fleming67431052007-04-23 02:54:25 -050034
35/*
36 * Only possible on E500 Version 2 or newer cores.
37 */
38#define CONFIG_ENABLE_36BIT_PHYS 1
39
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
41#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming67431052007-04-23 02:54:25 -050042
Timur Tabie46fedf2011-08-04 18:03:41 -050043#define CONFIG_SYS_CCSRBAR 0xe0000000
44#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Andy Fleming67431052007-04-23 02:54:25 -050045
Jon Loeligere6f5b352008-03-18 13:51:05 -050046/* DDR Setup */
Jon Loeligere6f5b352008-03-18 13:51:05 -050047#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
48#define CONFIG_DDR_SPD
Dave Liu9b0ad1b2008-10-28 17:53:38 +080049#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere6f5b352008-03-18 13:51:05 -050050
51#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
52
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
54#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming67431052007-04-23 02:54:25 -050055
Jon Loeligere6f5b352008-03-18 13:51:05 -050056#define CONFIG_DIMM_SLOTS_PER_CTLR 1
57#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming67431052007-04-23 02:54:25 -050058
Jon Loeligere6f5b352008-03-18 13:51:05 -050059/* I2C addresses of SPD EEPROMs */
60#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
61
62/* Make sure required options are set */
Andy Fleming67431052007-04-23 02:54:25 -050063#ifndef CONFIG_SPD_EEPROM
64#error ("CONFIG_SPD_EEPROM is required")
65#endif
66
67#undef CONFIG_CLOCKS_IN_MHZ
68
Andy Fleming67431052007-04-23 02:54:25 -050069/*
70 * Local Bus Definitions
71 */
72
73/*
74 * FLASH on the Local Bus
75 * Two banks, 8M each, using the CFI driver.
76 * Boot from BR0/OR0 bank at 0xff00_0000
77 * Alternate BR1/OR1 bank at 0xff80_0000
78 *
79 * BR0, BR1:
80 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
81 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
82 * Port Size = 16 bits = BRx[19:20] = 10
83 * Use GPCM = BRx[24:26] = 000
84 * Valid = BRx[31] = 1
85 *
86 * 0 4 8 12 16 20 24 28
87 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
88 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
89 *
90 * OR0, OR1:
91 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
92 * Reserved ORx[17:18] = 11, confusion here?
93 * CSNT = ORx[20] = 1
94 * ACS = half cycle delay = ORx[21:22] = 11
95 * SCY = 6 = ORx[24:27] = 0110
96 * TRLX = use relaxed timing = ORx[29] = 1
97 * EAD = use external address latch delay = OR[31] = 1
98 *
99 * 0 4 8 12 16 20 24 28
100 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming67431052007-04-23 02:54:25 -0500103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming67431052007-04-23 02:54:25 -0500105
106/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_BR0_PRELIM 0xfe001001
108#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming67431052007-04-23 02:54:25 -0500109
110/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_BR1_PRELIM 0xf8000801
112#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
115#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
116#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
117#undef CONFIG_SYS_FLASH_CHECKSUM
118#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
119#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming67431052007-04-23 02:54:25 -0500120
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200121#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming67431052007-04-23 02:54:25 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming67431052007-04-23 02:54:25 -0500124
Andy Fleming67431052007-04-23 02:54:25 -0500125/*
126 * SDRAM on the LocalBus
127 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
129#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming67431052007-04-23 02:54:25 -0500130
Andy Fleming67431052007-04-23 02:54:25 -0500131/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_BR2_PRELIM 0xf0001861
133#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming67431052007-04-23 02:54:25 -0500134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
136#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
137#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
138#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming67431052007-04-23 02:54:25 -0500139
140/*
Andy Fleming67431052007-04-23 02:54:25 -0500141 * Common settings for all Local Bus SDRAM commands.
142 * At run time, either BSMA1516 (for CPU 1.1)
143 * or BSMA1617 (for CPU 1.0) (old)
144 * is OR'ed in too.
145 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500146#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
147 | LSDMR_PRETOACT7 \
148 | LSDMR_ACTTORW7 \
149 | LSDMR_BL8 \
150 | LSDMR_WRC4 \
151 | LSDMR_CL3 \
152 | LSDMR_RFEN \
Andy Fleming67431052007-04-23 02:54:25 -0500153 )
154
155/*
156 * The bcsr registers are connected to CS3 on MDS.
157 * The new memory map places bcsr at 0xf8000000.
158 *
159 * For BR3, need:
160 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
161 * port-size = 8-bits = BR[19:20] = 01
162 * no parity checking = BR[21:22] = 00
163 * GPMC for MSEL = BR[24:26] = 000
164 * Valid = BR[31] = 1
165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
168 *
169 * For OR3, need:
170 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
171 * disable buffer ctrl OR[19] = 0
172 * CSNT OR[20] = 1
173 * ACS OR[21:22] = 11
174 * XACS OR[23] = 1
175 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
176 * SETA OR[28] = 0
177 * TRLX OR[29] = 1
178 * EHTR OR[30] = 1
179 * EAD extra time OR[31] = 1
180 *
181 * 0 4 8 12 16 20 24 28
182 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming67431052007-04-23 02:54:25 -0500185
186/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_BR4_PRELIM 0xf8008801
188#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500189
190/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_BR5_PRELIM 0xf8010801
192#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming67431052007-04-23 02:54:25 -0500193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_RAM_LOCK 1
195#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200196#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Andy Fleming67431052007-04-23 02:54:25 -0500197
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200198#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming67431052007-04-23 02:54:25 -0500200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
York Suncdab5e92017-06-09 12:50:26 -0700202#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Andy Fleming67431052007-04-23 02:54:25 -0500203
204/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_NS16550_SERIAL
206#define CONFIG_SYS_NS16550_REG_SIZE 1
207#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming67431052007-04-23 02:54:25 -0500208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming67431052007-04-23 02:54:25 -0500210 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
213#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming67431052007-04-23 02:54:25 -0500214
Andy Fleming67431052007-04-23 02:54:25 -0500215/*
216 * I2C
217 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200218#define CONFIG_SYS_I2C
219#define CONFIG_SYS_I2C_FSL
220#define CONFIG_SYS_FSL_I2C_SPEED 400000
221#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
222#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
223#define CONFIG_SYS_FSL_I2C2_SPEED 400000
224#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
225#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
226#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Andy Fleming67431052007-04-23 02:54:25 -0500228
229/*
230 * General PCI
231 * Memory Addresses are mapped 1-1. I/O is mapped from 0
232 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600233#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600234#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600235#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600237#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600238#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
240#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500241
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600242#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600243#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600244#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600245#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600247#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600248#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
250#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500251
Kumar Gala5f7bbd12011-01-04 18:01:49 -0600252#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
253#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
254#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
255#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming67431052007-04-23 02:54:25 -0500256
Andy Flemingda9d4612007-08-14 00:14:25 -0500257#ifdef CONFIG_QE
258/*
259 * QE UEC ethernet configuration
260 */
261#define CONFIG_UEC_ETH
262#ifndef CONFIG_TSEC_ENET
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500263#define CONFIG_ETHPRIME "UEC0"
Andy Flemingda9d4612007-08-14 00:14:25 -0500264#endif
265#define CONFIG_PHY_MODE_NEED_CHANGE
266#define CONFIG_eTSEC_MDIO_BUS
267
268#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200269#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingda9d4612007-08-14 00:14:25 -0500270#endif
271
272#define CONFIG_UEC_ETH1 /* GETH1 */
273
274#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
276#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
277#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
278#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
279#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500280#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100281#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500282#endif
283
284#define CONFIG_UEC_ETH2 /* GETH2 */
285
286#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
288#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
289#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
290#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
291#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500292#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100293#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500294#endif
295#endif /* CONFIG_QE */
296
Haiying Wangf30ad492007-11-19 10:02:13 -0500297#if defined(CONFIG_PCI)
Andy Fleming67431052007-04-23 02:54:25 -0500298#undef CONFIG_EEPRO100
299#undef CONFIG_TULIP
300
301#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming67431052007-04-23 02:54:25 -0500303
304#endif /* CONFIG_PCI */
305
Andy Flemingda9d4612007-08-14 00:14:25 -0500306#if defined(CONFIG_TSEC_ENET)
307
Kim Phillips255a35772007-05-16 16:52:19 -0500308#define CONFIG_TSEC1 1
309#define CONFIG_TSEC1_NAME "eTSEC0"
310#define CONFIG_TSEC2 1
311#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming67431052007-04-23 02:54:25 -0500312
313#define TSEC1_PHY_ADDR 2
314#define TSEC2_PHY_ADDR 3
315
316#define TSEC1_PHYIDX 0
317#define TSEC2_PHYIDX 0
318
Andy Fleming3a790132007-08-15 20:03:25 -0500319#define TSEC1_FLAGS TSEC_GIGABIT
320#define TSEC2_FLAGS TSEC_GIGABIT
321
Andy Flemingb96c83d2007-08-15 20:03:34 -0500322/* Options are: eTSEC[0-1] */
Andy Fleming67431052007-04-23 02:54:25 -0500323#define CONFIG_ETHPRIME "eTSEC0"
324
325#endif /* CONFIG_TSEC_ENET */
326
327/*
328 * Environment
329 */
York Suncdab5e92017-06-09 12:50:26 -0700330#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200331#define CONFIG_ENV_SIZE 0x2000
York Suncdab5e92017-06-09 12:50:26 -0700332#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Andy Fleming67431052007-04-23 02:54:25 -0500333
334#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming67431052007-04-23 02:54:25 -0500336
Jon Loeliger2835e512007-06-13 13:22:08 -0500337/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500338 * BOOTP options
339 */
340#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger079a1362007-07-10 10:12:10 -0500341
Andy Fleming67431052007-04-23 02:54:25 -0500342#undef CONFIG_WATCHDOG /* watchdog disabled */
343
344/*
345 * Miscellaneous configurable options
346 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Andy Fleming67431052007-04-23 02:54:25 -0500348
349/*
350 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500351 * have to be in the first 64 MB of memory, since this is
Andy Fleming67431052007-04-23 02:54:25 -0500352 * the maximum mapped by the Linux kernel during initialization.
353 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500354#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
355#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Andy Fleming67431052007-04-23 02:54:25 -0500356
Jon Loeliger2835e512007-06-13 13:22:08 -0500357#if defined(CONFIG_CMD_KGDB)
Andy Fleming67431052007-04-23 02:54:25 -0500358#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Andy Fleming67431052007-04-23 02:54:25 -0500359#endif
360
361/*
362 * Environment Configuration
363 */
364
365/* The mac addresses for all ethernet interface */
Andy Flemingda9d4612007-08-14 00:14:25 -0500366#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
367#define CONFIG_HAS_ETH0
Andy Fleming67431052007-04-23 02:54:25 -0500368#define CONFIG_HAS_ETH1
Andy Fleming67431052007-04-23 02:54:25 -0500369#define CONFIG_HAS_ETH2
Andy Flemingda9d4612007-08-14 00:14:25 -0500370#define CONFIG_HAS_ETH3
Andy Fleming67431052007-04-23 02:54:25 -0500371#endif
372
373#define CONFIG_IPADDR 192.168.1.253
374
Mario Six5bc05432018-03-28 14:38:20 +0200375#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000376#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000377#define CONFIG_BOOTFILE "your.uImage"
Andy Fleming67431052007-04-23 02:54:25 -0500378
379#define CONFIG_SERVERIP 192.168.1.1
380#define CONFIG_GATEWAYIP 192.168.1.1
381#define CONFIG_NETMASK 255.255.255.0
382
383#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
384
Andy Fleming67431052007-04-23 02:54:25 -0500385#define CONFIG_EXTRA_ENV_SETTINGS \
386 "netdev=eth0\0" \
387 "consoledev=ttyS0\0" \
388 "ramdiskaddr=600000\0" \
389 "ramdiskfile=your.ramdisk.u-boot\0" \
390 "fdtaddr=400000\0" \
391 "fdtfile=your.fdt.dtb\0" \
392 "nfsargs=setenv bootargs root=/dev/nfs rw " \
393 "nfsroot=$serverip:$rootpath " \
394 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
395 "console=$consoledev,$baudrate $othbootargs\0" \
396 "ramargs=setenv bootargs root=/dev/ram rw " \
397 "console=$consoledev,$baudrate $othbootargs\0" \
398
Andy Fleming67431052007-04-23 02:54:25 -0500399#define CONFIG_NFSBOOTCOMMAND \
400 "run nfsargs;" \
401 "tftp $loadaddr $bootfile;" \
402 "tftp $fdtaddr $fdtfile;" \
403 "bootm $loadaddr - $fdtaddr"
404
Andy Fleming67431052007-04-23 02:54:25 -0500405#define CONFIG_RAMBOOTCOMMAND \
406 "run ramargs;" \
407 "tftp $ramdiskaddr $ramdiskfile;" \
408 "tftp $loadaddr $bootfile;" \
409 "bootm $loadaddr $ramdiskaddr"
410
411#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
412
413#endif /* __CONFIG_H */