blob: 3314badf9e7d8d8dd4a82f0271d781646797e5b1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefano Babicc5fb70c2010-02-05 15:13:58 +01002/*
3 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Stefano Babicc5fb70c2010-02-05 15:13:58 +01004 */
5
6#include <common.h>
Simon Glass52559322019-11-14 12:57:46 -07007#include <init.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +01008#include <asm/io.h>
Stefano Babic753fc2e2011-08-21 23:29:52 +02009#include <asm/gpio.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010010#include <asm/arch/imx-regs.h>
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000011#include <asm/arch/iomux-mx51.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090012#include <linux/errno.h>
Stefano Babice4d34492010-03-05 17:54:37 +010013#include <asm/arch/sys_proto.h>
Stefano Babicb4377e12010-03-16 17:22:21 +010014#include <asm/arch/crm_regs.h>
Benoît Thébaudeaua2ac1b32012-10-01 08:36:25 +000015#include <asm/arch/clock.h>
Stefano Babic552a8482017-06-29 10:16:06 +020016#include <asm/mach-imx/mx5_video.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010017#include <i2c.h>
Diego Dorta7594c512017-09-22 12:12:18 -030018#include <input.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010019#include <mmc.h>
Yangbo Lue37ac712019-06-21 11:42:28 +080020#include <fsl_esdhc_imx.h>
Łukasz Majewskic7336812012-11-13 03:21:55 +000021#include <power/pmic.h>
Stefano Babicb4377e12010-03-16 17:22:21 +010022#include <fsl_pmic.h>
23#include <mc13892.h>
Mateusz Kulikowskie162c6b2016-03-31 23:12:23 +020024#include <usb/ehci-ci.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010025
26DECLARE_GLOBAL_DATA_PTR;
27
Yangbo Lue37ac712019-06-21 11:42:28 +080028#ifdef CONFIG_FSL_ESDHC_IMX
Stefano Babicc5fb70c2010-02-05 15:13:58 +010029struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +000030 {MMC_SDHC1_BASE_ADDR},
31 {MMC_SDHC2_BASE_ADDR},
Stefano Babicc5fb70c2010-02-05 15:13:58 +010032};
33#endif
34
Stefano Babicc5fb70c2010-02-05 15:13:58 +010035int dram_init(void)
36{
Shawn Guo1ab027c2010-10-28 10:13:15 +080037 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa55d23c2011-07-03 05:55:33 +000038 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
Shawn Guo1ab027c2010-10-28 10:13:15 +080039 PHYS_SDRAM_1_SIZE);
Stefano Babicc5fb70c2010-02-05 15:13:58 +010040 return 0;
41}
42
Benoît Thébaudeau362635b2012-09-18 04:48:42 +000043u32 get_board_rev(void)
44{
45 u32 rev = get_cpu_rev();
46 if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
47 rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
48 return rev;
49}
50
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000051#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH)
52
Stefano Babicc5fb70c2010-02-05 15:13:58 +010053static void setup_iomux_uart(void)
54{
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000055 static const iomux_v3_cfg_t uart_pads[] = {
56 MX51_PAD_UART1_RXD__UART1_RXD,
57 MX51_PAD_UART1_TXD__UART1_TXD,
58 NEW_PAD_CTRL(MX51_PAD_UART1_RTS__UART1_RTS, UART_PAD_CTRL),
59 NEW_PAD_CTRL(MX51_PAD_UART1_CTS__UART1_CTS, UART_PAD_CTRL),
60 };
Stefano Babicc5fb70c2010-02-05 15:13:58 +010061
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000062 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Stefano Babicc5fb70c2010-02-05 15:13:58 +010063}
64
Stefano Babicc5fb70c2010-02-05 15:13:58 +010065static void setup_iomux_fec(void)
66{
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000067 static const iomux_v3_cfg_t fec_pads[] = {
68 NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO, PAD_CTL_HYS |
69 PAD_CTL_PUS_22K_UP | PAD_CTL_ODE |
70 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
71 MX51_PAD_NANDF_CS3__FEC_MDC,
72 NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2),
73 NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2),
74 NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2),
75 MX51_PAD_NANDF_D9__FEC_RDATA0,
76 MX51_PAD_NANDF_CS6__FEC_TDATA3,
77 MX51_PAD_NANDF_CS5__FEC_TDATA2,
78 MX51_PAD_NANDF_CS4__FEC_TDATA1,
79 MX51_PAD_NANDF_D8__FEC_TDATA0,
80 MX51_PAD_NANDF_CS7__FEC_TX_EN,
81 MX51_PAD_NANDF_CS2__FEC_TX_ER,
82 MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
83 NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4),
84 NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4),
85 MX51_PAD_EIM_CS5__FEC_CRS,
86 MX51_PAD_EIM_CS4__FEC_RX_ER,
87 NEW_PAD_CTRL(MX51_PAD_NANDF_D11__FEC_RX_DV, MX51_PAD_CTRL_4),
88 };
Stefano Babicc5fb70c2010-02-05 15:13:58 +010089
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000090 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Stefano Babicc5fb70c2010-02-05 15:13:58 +010091}
92
Stefano Babicb4377e12010-03-16 17:22:21 +010093#ifdef CONFIG_MXC_SPI
94static void setup_iomux_spi(void)
95{
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +000096 static const iomux_v3_cfg_t spi_pads[] = {
97 NEW_PAD_CTRL(MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI, PAD_CTL_HYS |
98 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
99 NEW_PAD_CTRL(MX51_PAD_CSPI1_MISO__ECSPI1_MISO, PAD_CTL_HYS |
100 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
101 NEW_PAD_CTRL(MX51_PAD_CSPI1_SS1__ECSPI1_SS1,
102 MX51_GPIO_PAD_CTRL),
103 MX51_PAD_CSPI1_SS0__ECSPI1_SS0,
104 NEW_PAD_CTRL(MX51_PAD_CSPI1_RDY__ECSPI1_RDY, MX51_PAD_CTRL_2),
105 NEW_PAD_CTRL(MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK, PAD_CTL_HYS |
106 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
107 };
Stefano Babicb4377e12010-03-16 17:22:21 +0100108
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000109 imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
Stefano Babicb4377e12010-03-16 17:22:21 +0100110}
111#endif
112
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100113#ifdef CONFIG_USB_EHCI_MX5
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000114#define MX51EVK_USBH1_HUB_RST IMX_GPIO_NR(1, 7)
115#define MX51EVK_USBH1_STP IMX_GPIO_NR(1, 27)
Fabio Estevam76494f72014-12-12 12:33:32 -0200116#define MX51EVK_USB_CLK_EN_B IMX_GPIO_NR(2, 1)
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000117#define MX51EVK_USB_PHY_RESET IMX_GPIO_NR(2, 5)
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100118
119static void setup_usb_h1(void)
120{
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000121 static const iomux_v3_cfg_t usb_h1_pads[] = {
122 MX51_PAD_USBH1_CLK__USBH1_CLK,
123 MX51_PAD_USBH1_DIR__USBH1_DIR,
124 MX51_PAD_USBH1_STP__USBH1_STP,
125 MX51_PAD_USBH1_NXT__USBH1_NXT,
126 MX51_PAD_USBH1_DATA0__USBH1_DATA0,
127 MX51_PAD_USBH1_DATA1__USBH1_DATA1,
128 MX51_PAD_USBH1_DATA2__USBH1_DATA2,
129 MX51_PAD_USBH1_DATA3__USBH1_DATA3,
130 MX51_PAD_USBH1_DATA4__USBH1_DATA4,
131 MX51_PAD_USBH1_DATA5__USBH1_DATA5,
132 MX51_PAD_USBH1_DATA6__USBH1_DATA6,
133 MX51_PAD_USBH1_DATA7__USBH1_DATA7,
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100134
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000135 NEW_PAD_CTRL(MX51_PAD_GPIO1_7__GPIO1_7, 0), /* H1 hub reset */
136 MX51_PAD_EIM_D17__GPIO2_1,
137 MX51_PAD_EIM_D21__GPIO2_5, /* PHY reset */
138 };
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100139
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000140 imx_iomux_v3_setup_multiple_pads(usb_h1_pads, ARRAY_SIZE(usb_h1_pads));
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100141}
142
Anatolij Gustschin60bae5e2011-12-12 01:25:46 +0000143int board_ehci_hcd_init(int port)
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100144{
145 /* Set USBH1_STP to GPIO and toggle it */
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000146 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_USBH1_STP__GPIO1_27,
147 MX51_USBH_PAD_CTRL));
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100148
149 gpio_direction_output(MX51EVK_USBH1_STP, 0);
150 gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
151 mdelay(10);
152 gpio_set_value(MX51EVK_USBH1_STP, 1);
153
154 /* Set back USBH1_STP to be function */
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000155 imx_iomux_v3_setup_pad(MX51_PAD_USBH1_STP__USBH1_STP);
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100156
157 /* De-assert USB PHY RESETB */
158 gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
159
160 /* Drive USB_CLK_EN_B line low */
161 gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
162
163 /* Reset USB hub */
164 gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
165 mdelay(2);
166 gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
Anatolij Gustschin60bae5e2011-12-12 01:25:46 +0000167 return 0;
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100168}
169#endif
170
Stefano Babicb4377e12010-03-16 17:22:21 +0100171static void power_init(void)
172{
173 unsigned int val;
Stefano Babicb4377e12010-03-16 17:22:21 +0100174 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
Stefano Babic53572652011-10-08 10:59:20 +0200175 struct pmic *p;
Łukasz Majewskic7336812012-11-13 03:21:55 +0000176 int ret;
Stefano Babic53572652011-10-08 10:59:20 +0200177
Fabio Estevam56f9cfb2013-11-20 20:26:03 -0200178 ret = pmic_init(CONFIG_FSL_PMIC_BUS);
Łukasz Majewskic7336812012-11-13 03:21:55 +0000179 if (ret)
180 return;
181
182 p = pmic_get("FSL_PMIC");
183 if (!p)
184 return;
Stefano Babicb4377e12010-03-16 17:22:21 +0100185
186 /* Write needed to Power Gate 2 register */
Stefano Babic53572652011-10-08 10:59:20 +0200187 pmic_reg_read(p, REG_POWER_MISC, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100188 val &= ~PWGT2SPIEN;
Stefano Babic53572652011-10-08 10:59:20 +0200189 pmic_reg_write(p, REG_POWER_MISC, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100190
Shawn Guo888b4f42010-10-27 23:36:04 +0800191 /* Externally powered */
Stefano Babic53572652011-10-08 10:59:20 +0200192 pmic_reg_read(p, REG_CHARGE, &val);
Shawn Guo888b4f42010-10-27 23:36:04 +0800193 val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
Stefano Babic53572652011-10-08 10:59:20 +0200194 pmic_reg_write(p, REG_CHARGE, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100195
196 /* power up the system first */
Stefano Babic53572652011-10-08 10:59:20 +0200197 pmic_reg_write(p, REG_POWER_MISC, PWUP);
Stefano Babicb4377e12010-03-16 17:22:21 +0100198
199 /* Set core voltage to 1.1V */
Stefano Babic53572652011-10-08 10:59:20 +0200200 pmic_reg_read(p, REG_SW_0, &val);
Marek Vasutc4a3c742011-01-19 04:40:36 +0000201 val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
Stefano Babic53572652011-10-08 10:59:20 +0200202 pmic_reg_write(p, REG_SW_0, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100203
204 /* Setup VCC (SW2) to 1.25 */
Stefano Babic53572652011-10-08 10:59:20 +0200205 pmic_reg_read(p, REG_SW_1, &val);
Marek Vasutc4a3c742011-01-19 04:40:36 +0000206 val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
Stefano Babic53572652011-10-08 10:59:20 +0200207 pmic_reg_write(p, REG_SW_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100208
209 /* Setup 1V2_DIG1 (SW3) to 1.25 */
Stefano Babic53572652011-10-08 10:59:20 +0200210 pmic_reg_read(p, REG_SW_2, &val);
Marek Vasutc4a3c742011-01-19 04:40:36 +0000211 val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
Stefano Babic53572652011-10-08 10:59:20 +0200212 pmic_reg_write(p, REG_SW_2, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100213 udelay(50);
214
215 /* Raise the core frequency to 800MHz */
216 writel(0x0, &mxc_ccm->cacrr);
217
218 /* Set switchers in Auto in NORMAL mode & STANDBY mode */
219 /* Setup the switcher mode for SW1 & SW2*/
Stefano Babic53572652011-10-08 10:59:20 +0200220 pmic_reg_read(p, REG_SW_4, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100221 val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
222 (SWMODE_MASK << SWMODE2_SHIFT)));
223 val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
224 (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
Stefano Babic53572652011-10-08 10:59:20 +0200225 pmic_reg_write(p, REG_SW_4, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100226
227 /* Setup the switcher mode for SW3 & SW4 */
Stefano Babic53572652011-10-08 10:59:20 +0200228 pmic_reg_read(p, REG_SW_5, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100229 val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
230 (SWMODE_MASK << SWMODE4_SHIFT)));
231 val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
232 (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
Stefano Babic53572652011-10-08 10:59:20 +0200233 pmic_reg_write(p, REG_SW_5, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100234
235 /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
Stefano Babic53572652011-10-08 10:59:20 +0200236 pmic_reg_read(p, REG_SETTING_0, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100237 val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
238 val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
Stefano Babic53572652011-10-08 10:59:20 +0200239 pmic_reg_write(p, REG_SETTING_0, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100240
241 /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
Stefano Babic53572652011-10-08 10:59:20 +0200242 pmic_reg_read(p, REG_SETTING_1, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100243 val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
244 val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
Stefano Babic53572652011-10-08 10:59:20 +0200245 pmic_reg_write(p, REG_SETTING_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100246
247 /* Configure VGEN3 and VCAM regulators to use external PNP */
248 val = VGEN3CONFIG | VCAMCONFIG;
Stefano Babic53572652011-10-08 10:59:20 +0200249 pmic_reg_write(p, REG_MODE_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100250 udelay(200);
251
Stefano Babicb4377e12010-03-16 17:22:21 +0100252 /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
253 val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
254 VVIDEOEN | VAUDIOEN | VSDEN;
Stefano Babic53572652011-10-08 10:59:20 +0200255 pmic_reg_write(p, REG_MODE_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100256
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000257 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_EIM_A20__GPIO2_14,
258 NO_PAD_CTRL));
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530259 gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
Fabio Estevamd736ebe2011-10-25 03:14:00 +0000260
Stefano Babicb4377e12010-03-16 17:22:21 +0100261 udelay(500);
262
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530263 gpio_set_value(IMX_GPIO_NR(2, 14), 1);
Stefano Babicb4377e12010-03-16 17:22:21 +0100264}
265
Yangbo Lue37ac712019-06-21 11:42:28 +0800266#ifdef CONFIG_FSL_ESDHC_IMX
Thierry Reding314284b2012-01-02 01:15:36 +0000267int board_mmc_getcd(struct mmc *mmc)
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100268{
269 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Reding314284b2012-01-02 01:15:36 +0000270 int ret;
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100271
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000272 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_0__GPIO1_0,
273 NO_PAD_CTRL));
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530274 gpio_direction_input(IMX_GPIO_NR(1, 0));
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000275 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6,
276 NO_PAD_CTRL));
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530277 gpio_direction_input(IMX_GPIO_NR(1, 6));
Fabio Estevam58aef722011-11-15 05:51:33 +0000278
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100279 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530280 ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100281 else
Ashok Kumar Reddy92550702012-08-28 07:39:38 +0530282 ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100283
Thierry Reding314284b2012-01-02 01:15:36 +0000284 return ret;
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100285}
286
287int board_mmc_init(bd_t *bis)
288{
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000289 static const iomux_v3_cfg_t sd1_pads[] = {
290 NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX |
291 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
292 NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX |
293 PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
294 NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX |
295 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
296 NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX |
297 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
298 NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX |
299 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
300 NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX |
301 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST),
302 NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS),
303 NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS),
304 };
305
306 static const iomux_v3_cfg_t sd2_pads[] = {
307 NEW_PAD_CTRL(MX51_PAD_SD2_CMD__SD2_CMD,
308 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
309 NEW_PAD_CTRL(MX51_PAD_SD2_CLK__SD2_CLK,
310 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
311 NEW_PAD_CTRL(MX51_PAD_SD2_DATA0__SD2_DATA0,
312 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
313 NEW_PAD_CTRL(MX51_PAD_SD2_DATA1__SD2_DATA1,
314 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
315 NEW_PAD_CTRL(MX51_PAD_SD2_DATA2__SD2_DATA2,
316 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
317 NEW_PAD_CTRL(MX51_PAD_SD2_DATA3__SD2_DATA3,
318 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
319 NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6, PAD_CTL_HYS),
320 NEW_PAD_CTRL(MX51_PAD_GPIO1_5__GPIO1_5, PAD_CTL_HYS),
321 };
322
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100323 u32 index;
Fabio Estevamd6af5072014-11-20 16:35:16 -0200324 int ret;
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100325
Benoît Thébaudeaua2ac1b32012-10-01 08:36:25 +0000326 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
327 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
328
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100329 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
330 index++) {
331 switch (index) {
332 case 0:
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000333 imx_iomux_v3_setup_multiple_pads(sd1_pads,
334 ARRAY_SIZE(sd1_pads));
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100335 break;
336 case 1:
Benoît Thébaudeau4d15d362013-05-03 10:32:27 +0000337 imx_iomux_v3_setup_multiple_pads(sd2_pads,
338 ARRAY_SIZE(sd2_pads));
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100339 break;
340 default:
341 printf("Warning: you configured more ESDHC controller"
342 "(%d) as supported by the board(2)\n",
343 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevamd6af5072014-11-20 16:35:16 -0200344 return -EINVAL;
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100345 }
Fabio Estevamd6af5072014-11-20 16:35:16 -0200346 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
347 if (ret)
348 return ret;
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100349 }
Fabio Estevamd6af5072014-11-20 16:35:16 -0200350 return 0;
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100351}
352#endif
353
Liu Hui-R64343877eb0f2010-12-23 01:13:17 +0000354int board_early_init_f(void)
355{
356 setup_iomux_uart();
357 setup_iomux_fec();
Wolfgang Grandegger055d9692011-11-11 14:03:38 +0100358#ifdef CONFIG_USB_EHCI_MX5
359 setup_usb_h1();
360#endif
Vikram Narayanan5d71bd22012-11-10 02:28:52 +0000361 setup_iomux_lcd();
Liu Hui-R64343877eb0f2010-12-23 01:13:17 +0000362
363 return 0;
364}
365
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100366int board_init(void)
367{
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100368 /* address of boot parameters */
369 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
370
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100371 return 0;
372}
373
Helmut Raiger9660e442011-10-20 04:19:47 +0000374#ifdef CONFIG_BOARD_LATE_INIT
Stefano Babicb4377e12010-03-16 17:22:21 +0100375int board_late_init(void)
376{
377#ifdef CONFIG_MXC_SPI
378 setup_iomux_spi();
379 power_init();
380#endif
Fabio Estevamf1adefd2012-05-09 06:39:41 +0000381
Stefano Babicb4377e12010-03-16 17:22:21 +0100382 return 0;
383}
384#endif
385
Fabio Estevam1e080982012-08-05 07:31:33 +0000386/*
387 * Do not overwrite the console
388 * Use always serial for U-Boot console
389 */
390int overwrite_console(void)
391{
392 return 1;
393}
394
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100395int checkboard(void)
396{
Jason Liu51958902011-04-22 02:55:42 +0000397 puts("Board: MX51EVK\n");
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100398
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100399 return 0;
400}