blob: 21491b9f97ca1fd584022097b71e6dd032c97aaa [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Poonam Aggrwal49249e12011-02-09 19:17:53 +00002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Li2703e642020-05-01 20:04:13 +08004 * Copyright 2020 NXP
Poonam Aggrwal49249e12011-02-09 19:17:53 +00005 */
6
7/*
8 * P010 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Prabhakar Kushwaha74fa22e2013-04-16 13:27:44 +053016#include <asm/config_mpc85xx.h>
Poonam Aggrwal49249e12011-02-09 19:17:53 +000017
18#ifdef CONFIG_SDCARD
Ying Zhangc9e1f582014-01-24 15:50:09 +080019#define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
20#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
21#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
22#define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
Poonam Aggrwal49249e12011-02-09 19:17:53 +000023#endif
24
25#ifdef CONFIG_SPIFLASH
Udit Agarwalbef18452019-11-07 16:11:39 +000026#ifdef CONFIG_NXP_ESBC
Poonam Aggrwal49249e12011-02-09 19:17:53 +000027#define CONFIG_RAMBOOT_SPIFLASH
Ruchika Gupta84e0fb42014-09-29 11:14:35 +053028#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ying Zhangc9e1f582014-01-24 15:50:09 +080029#else
Ying Zhangc9e1f582014-01-24 15:50:09 +080030#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
31#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
32#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
33#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
Ying Zhangc9e1f582014-01-24 15:50:09 +080034#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000035#endif
36
Miquel Raynal88718be2019-10-03 19:50:03 +020037#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwalbef18452019-11-07 16:11:39 +000038#ifdef CONFIG_NXP_ESBC
Tom Rini4e590942022-11-12 17:36:51 -050039#define CFG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
40#define CFG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
41#define CFG_SYS_NAND_U_BOOT_START 0x00200000
Ying Zhangc9e1f582014-01-24 15:50:09 +080042#else
Ying Zhangc9e1f582014-01-24 15:50:09 +080043#ifdef CONFIG_TPL_BUILD
Tom Rini4e590942022-11-12 17:36:51 -050044#define CFG_SYS_NAND_U_BOOT_SIZE (576 << 10)
45#define CFG_SYS_NAND_U_BOOT_DST (0x11000000)
46#define CFG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangc9e1f582014-01-24 15:50:09 +080047#elif defined(CONFIG_SPL_BUILD)
Tom Rini4e590942022-11-12 17:36:51 -050048#define CFG_SYS_NAND_U_BOOT_SIZE (128 << 10)
49#define CFG_SYS_NAND_U_BOOT_DST 0xD0000000
50#define CFG_SYS_NAND_U_BOOT_START 0xD0000000
Dipen Dudhatd793e5a2011-07-28 14:47:28 -050051#endif
Ying Zhangc9e1f582014-01-24 15:50:09 +080052#endif
53#endif
Ruchika Gupta2f439e82011-06-08 22:52:48 -050054
55#ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053056#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ruchika Gupta2f439e82011-06-08 22:52:48 -050057#endif
58
Poonam Aggrwal49249e12011-02-09 19:17:53 +000059#ifndef CONFIG_RESET_VECTOR_ADDRESS
60#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61#endif
62
Poonam Aggrwal49249e12011-02-09 19:17:53 +000063/* High Level Configuration Options */
Poonam Aggrwal49249e12011-02-09 19:17:53 +000064
Poonam Aggrwal49249e12011-02-09 19:17:53 +000065#if defined(CONFIG_PCI)
Poonam Aggrwal49249e12011-02-09 19:17:53 +000066/*
67 * PCI Windows
68 * Memory space is mapped 1-1, but I/O space must start from 0.
69 */
70/* controller 1, Slot 1, tgtid 1, Base address a000 */
Tom Riniecc8d422022-11-16 13:10:33 -050071#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +000072#ifdef CONFIG_PHYS_64BIT
Tom Riniecc8d422022-11-16 13:10:33 -050073#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Poonam Aggrwal49249e12011-02-09 19:17:53 +000074#else
Tom Riniecc8d422022-11-16 13:10:33 -050075#define CFG_SYS_PCIE1_MEM_PHYS 0x80000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +000076#endif
Tom Riniecc8d422022-11-16 13:10:33 -050077#define CFG_SYS_PCIE1_IO_VIRT 0xffc00000
Poonam Aggrwal49249e12011-02-09 19:17:53 +000078#ifdef CONFIG_PHYS_64BIT
Tom Riniecc8d422022-11-16 13:10:33 -050079#define CFG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
Poonam Aggrwal49249e12011-02-09 19:17:53 +000080#else
Tom Riniecc8d422022-11-16 13:10:33 -050081#define CFG_SYS_PCIE1_IO_PHYS 0xffc00000
Poonam Aggrwal49249e12011-02-09 19:17:53 +000082#endif
83
84/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Tom Riniecc8d422022-11-16 13:10:33 -050085#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080086#ifdef CONFIG_PHYS_64BIT
Tom Riniecc8d422022-11-16 13:10:33 -050087#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080088#else
Tom Riniecc8d422022-11-16 13:10:33 -050089#define CFG_SYS_PCIE2_MEM_PHYS 0xa0000000
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080090#endif
Tom Riniecc8d422022-11-16 13:10:33 -050091#define CFG_SYS_PCIE2_IO_VIRT 0xffc10000
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080092#ifdef CONFIG_PHYS_64BIT
Tom Riniecc8d422022-11-16 13:10:33 -050093#define CFG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080094#else
Tom Riniecc8d422022-11-16 13:10:33 -050095#define CFG_SYS_PCIE2_IO_PHYS 0xffc10000
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080096#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000097#endif
98
Poonam Aggrwal49249e12011-02-09 19:17:53 +000099#define CONFIG_HWCONFIG
100/*
101 * These can be toggled for performance analysis, otherwise use default.
102 */
103#define CONFIG_L2_CACHE /* toggle L2 cache */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000104
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000105/* DDR Setup */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000106#define SPD_EEPROM_ADDRESS 0x52
107
108#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
109
110#ifndef __ASSEMBLY__
111extern unsigned long get_sdram_size(void);
112#endif
Tom Riniaa6e94d2022-11-16 13:10:37 -0500113#define CFG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000114#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
Tom Riniaa6e94d2022-11-16 13:10:37 -0500115#define CFG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000116
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000117#define CONFIG_SYS_CCSRBAR 0xffe00000
118#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
119
120/*
121 * Memory map
122 *
123 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
124 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
125 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
126 *
127 * Localbus non-cacheable
128 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
129 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
130 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
131 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
132 */
133
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000134/*
135 * IFC Definitions
136 */
137/* NOR Flash on IFC */
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +0530138
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000139#define CONFIG_SYS_FLASH_BASE 0xee000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000140
141#ifdef CONFIG_PHYS_64BIT
142#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
143#else
144#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
145#endif
146
Tom Rini0ed384f2022-11-16 13:10:25 -0500147#define CFG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000148 CSPR_PORT_SIZE_16 | \
149 CSPR_MSEL_NOR | \
150 CSPR_V)
Tom Rini0ed384f2022-11-16 13:10:25 -0500151#define CFG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
152#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000153/* NOR Flash Timing Params */
Tom Rini0ed384f2022-11-16 13:10:25 -0500154#define CFG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000155 FTIM0_NOR_TEADC(0x5) | \
156 FTIM0_NOR_TEAHC(0x5)
Tom Rini0ed384f2022-11-16 13:10:25 -0500157#define CFG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000158 FTIM1_NOR_TRAD_NOR(0x0f)
Tom Rini0ed384f2022-11-16 13:10:25 -0500159#define CFG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000160 FTIM2_NOR_TCH(0x4) | \
161 FTIM2_NOR_TWP(0x1c)
Tom Rini0ed384f2022-11-16 13:10:25 -0500162#define CFG_SYS_NOR_FTIM3 0x0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000163
164#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000165#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000166
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000167/* CFI for NOR Flash */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000168
169/* NAND Flash on IFC */
Tom Rini4e590942022-11-12 17:36:51 -0500170#define CFG_SYS_NAND_BASE 0xff800000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000171#ifdef CONFIG_PHYS_64BIT
Tom Rini4e590942022-11-12 17:36:51 -0500172#define CFG_SYS_NAND_BASE_PHYS 0xfff800000ull
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000173#else
Tom Rini4e590942022-11-12 17:36:51 -0500174#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000175#endif
176
Zhao Qiangac688072013-09-26 09:10:32 +0800177#define CONFIG_MTD_PARTITION
Zhao Qiangac688072013-09-26 09:10:32 +0800178
Tom Rini4e590942022-11-12 17:36:51 -0500179#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000180 | CSPR_PORT_SIZE_8 \
181 | CSPR_MSEL_NAND \
182 | CSPR_V)
Tom Rini4e590942022-11-12 17:36:51 -0500183#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liue512c502013-09-13 14:46:03 +0800184
York Sun76016862016-11-16 13:30:06 -0800185#if defined(CONFIG_TARGET_P1010RDB_PA)
Tom Rini4e590942022-11-12 17:36:51 -0500186#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000187 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
188 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
189 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
190 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
191 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
192 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
Shengzhou Liue512c502013-09-13 14:46:03 +0800193
York Sun76016862016-11-16 13:30:06 -0800194#elif defined(CONFIG_TARGET_P1010RDB_PB)
Tom Rini4e590942022-11-12 17:36:51 -0500195#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liue512c502013-09-13 14:46:03 +0800196 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
197 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
198 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
199 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
200 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
201 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
Shengzhou Liue512c502013-09-13 14:46:03 +0800202#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000203
Tom Rini4e590942022-11-12 17:36:51 -0500204#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500205
York Sun76016862016-11-16 13:30:06 -0800206#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000207/* NAND Flash Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -0500208#define CFG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000209 FTIM0_NAND_TWP(0x0C) | \
210 FTIM0_NAND_TWCHT(0x04) | \
211 FTIM0_NAND_TWH(0x05)
Tom Rini4e590942022-11-12 17:36:51 -0500212#define CFG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000213 FTIM1_NAND_TWBE(0x1d) | \
214 FTIM1_NAND_TRR(0x07) | \
215 FTIM1_NAND_TRP(0x0c)
Tom Rini4e590942022-11-12 17:36:51 -0500216#define CFG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000217 FTIM2_NAND_TREH(0x05) | \
218 FTIM2_NAND_TWHRE(0x0f)
Tom Rini4e590942022-11-12 17:36:51 -0500219#define CFG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000220
York Sun76016862016-11-16 13:30:06 -0800221#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800222/* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
223/* ONFI NAND Flash mode0 Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -0500224#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
Shengzhou Liue512c502013-09-13 14:46:03 +0800225 FTIM0_NAND_TWP(0x18) | \
226 FTIM0_NAND_TWCHT(0x07) | \
227 FTIM0_NAND_TWH(0x0a))
Tom Rini4e590942022-11-12 17:36:51 -0500228#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
Shengzhou Liue512c502013-09-13 14:46:03 +0800229 FTIM1_NAND_TWBE(0x39) | \
230 FTIM1_NAND_TRR(0x0e) | \
231 FTIM1_NAND_TRP(0x18))
Tom Rini4e590942022-11-12 17:36:51 -0500232#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liue512c502013-09-13 14:46:03 +0800233 FTIM2_NAND_TREH(0x0a) | \
234 FTIM2_NAND_TWHRE(0x1e))
Tom Rini4e590942022-11-12 17:36:51 -0500235#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liue512c502013-09-13 14:46:03 +0800236#endif
237
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000238/* Set up IFC registers for boot location NOR/NAND */
Miquel Raynal88718be2019-10-03 19:50:03 +0200239#if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
Tom Rini4e590942022-11-12 17:36:51 -0500240#define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR
241#define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK
242#define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR
243#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
244#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
245#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
246#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Tom Rini0ed384f2022-11-16 13:10:25 -0500247#define CONFIG_SYS_CSPR1 CFG_SYS_NOR_CSPR
248#define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK
249#define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR
250#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
251#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
252#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
253#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500254#else
Tom Rini0ed384f2022-11-16 13:10:25 -0500255#define CONFIG_SYS_CSPR0 CFG_SYS_NOR_CSPR
256#define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
257#define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
258#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
259#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
260#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
261#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Tom Rini4e590942022-11-12 17:36:51 -0500262#define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
263#define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
264#define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
265#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
266#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
267#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
268#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500269#endif
270
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000271/* CPLD on IFC */
272#define CONFIG_SYS_CPLD_BASE 0xffb00000
273
274#ifdef CONFIG_PHYS_64BIT
275#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
276#else
277#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
278#endif
279
280#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
281 | CSPR_PORT_SIZE_8 \
282 | CSPR_MSEL_GPCM \
283 | CSPR_V)
284#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
285#define CONFIG_SYS_CSOR3 0x0
286/* CPLD Timing parameters for IFC CS3 */
287#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
288 FTIM0_GPCM_TEADC(0x0e) | \
289 FTIM0_GPCM_TEAHC(0x0e))
290#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
291 FTIM1_GPCM_TRAD(0x1f))
292#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800293 FTIM2_GPCM_TCH(0x8) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000294 FTIM2_GPCM_TWP(0x1f))
295#define CONFIG_SYS_CS3_FTIM3 0x0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000296
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000297#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sunb39d1212016-04-06 13:22:10 -0700298#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000299
Tom Rini4c97c8c2022-05-24 14:14:02 -0400300#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000301
Ying Zhangc9e1f582014-01-24 15:50:09 +0800302/*
303 * Config the L2 Cache as L2 SRAM
304 */
305#if defined(CONFIG_SPL_BUILD)
306#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
307#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
308#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
Ying Zhangc9e1f582014-01-24 15:50:09 +0800309#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Miquel Raynal88718be2019-10-03 19:50:03 +0200310#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800311#ifdef CONFIG_TPL_BUILD
312#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
313#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
Ying Zhangc9e1f582014-01-24 15:50:09 +0800314#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800315#else
316#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
317#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
Ying Zhangc9e1f582014-01-24 15:50:09 +0800318#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800319#endif
320#endif
321#endif
322
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000323/* Serial Port */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000324#undef CONFIG_SERIAL_SOFTWARE_FIFO
Tom Rini91092132022-11-16 13:10:28 -0500325#define CFG_SYS_NS16550_CLK get_bus_freq(0)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000326
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000327#define CONFIG_SYS_BAUDRATE_TABLE \
328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329
Tom Rini91092132022-11-16 13:10:28 -0500330#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
331#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000332
Heiko Schocher00f792e2012-10-24 13:48:22 +0200333/* I2C */
Shengzhou Liuad89da02013-09-13 14:46:02 +0800334#define I2C_PCA9557_ADDR1 0x18
Shengzhou Liue512c502013-09-13 14:46:03 +0800335#define I2C_PCA9557_ADDR2 0x19
Shengzhou Liuad89da02013-09-13 14:46:02 +0800336#define I2C_PCA9557_BUS_NUM 0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000337
338/* I2C EEPROM */
York Sun76016862016-11-16 13:30:06 -0800339#if defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800340#define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
341#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000342/* enable read and write access to EEPROM */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000343
344/* RTC */
345#define CONFIG_RTC_PT7C4338
346#define CONFIG_SYS_I2C_RTC_ADDR 0x68
347
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000348/*
349 * SPI interface will not be available in case of NAND boot SPI CS0 will be
350 * used for SLIC
351 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200352#if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000353/* eSPI - Enhanced SPI */
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500354#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000355
356#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000357#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
358#define CONFIG_TSEC1 1
359#define CONFIG_TSEC1_NAME "eTSEC1"
360#define CONFIG_TSEC2 1
361#define CONFIG_TSEC2_NAME "eTSEC2"
362#define CONFIG_TSEC3 1
363#define CONFIG_TSEC3_NAME "eTSEC3"
364
365#define TSEC1_PHY_ADDR 1
366#define TSEC2_PHY_ADDR 0
367#define TSEC3_PHY_ADDR 2
368
369#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
370#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
371#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
372
373#define TSEC1_PHYIDX 0
374#define TSEC2_PHYIDX 0
375#define TSEC3_PHYIDX 0
376
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000377/* TBI PHY configuration for SGMII mode */
378#define CONFIG_TSEC_TBICR_SETTINGS ( \
379 TBICR_PHY_RESET \
380 | TBICR_ANEG_ENABLE \
381 | TBICR_FULL_DUPLEX \
382 | TBICR_SPEED1_SET \
383 )
384
385#endif /* CONFIG_TSEC_ENET */
386
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000387#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400388#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000389#endif
390
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000391/*
392 * Environment
393 */
Tom Rinid8e84612022-06-20 08:07:42 -0400394#if defined(CONFIG_MTD_RAW_NAND)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800395#ifdef CONFIG_TPL_BUILD
Tom Rinia09fea12019-11-18 20:02:10 -0500396#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangc9e1f582014-01-24 15:50:09 +0800397#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000398#endif
399
Tom Rini8850c5d2017-05-12 22:33:27 -0400400#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000401 || defined(CONFIG_FSL_SATA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000402#endif
403
404/*
405 * Miscellaneous configurable options
406 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000407
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000408/*
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000409 * For booting Linux, the board info and command line data
410 * have to be in the first 64 MB of memory, since this is
411 * the maximum mapped by the Linux kernel during initialization.
412 */
413#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000414
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000415/*
416 * Environment Configuration
417 */
418
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000419#define CONFIG_ROOTPATH "/opt/nfsroot"
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000420#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
421
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000422#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200423 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000424 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200425 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000426 "loadaddr=1000000\0" \
427 "consoledev=ttyS0\0" \
428 "ramdiskaddr=2000000\0" \
429 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500430 "fdtaddr=1e00000\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000431 "fdtfile=p1010rdb.dtb\0" \
432 "bdev=sda1\0" \
433 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
434 "othbootargs=ramdisk_size=600000\0" \
435 "usbfatboot=setenv bootargs root=/dev/ram rw " \
436 "console=$consoledev,$baudrate $othbootargs; " \
437 "usb start;" \
438 "fatload usb 0:2 $loadaddr $bootfile;" \
439 "fatload usb 0:2 $fdtaddr $fdtfile;" \
440 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
441 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
442 "usbext2boot=setenv bootargs root=/dev/ram rw " \
443 "console=$consoledev,$baudrate $othbootargs; " \
444 "usb start;" \
445 "ext2load usb 0:4 $loadaddr $bootfile;" \
446 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
447 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
Shengzhou Liue512c502013-09-13 14:46:03 +0800448 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
Tom Rini028aa092022-02-25 11:19:49 -0500449 BOOTMODE
Shengzhou Liue512c502013-09-13 14:46:03 +0800450
York Sun76016862016-11-16 13:30:06 -0800451#if defined(CONFIG_TARGET_P1010RDB_PA)
Tom Rini028aa092022-02-25 11:19:49 -0500452#define BOOTMODE \
Shengzhou Liue512c502013-09-13 14:46:03 +0800453 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
454 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
455 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
456 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
457 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
458 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
459
York Sun76016862016-11-16 13:30:06 -0800460#elif defined(CONFIG_TARGET_P1010RDB_PB)
Tom Rini028aa092022-02-25 11:19:49 -0500461#define BOOTMODE \
Shengzhou Liue512c502013-09-13 14:46:03 +0800462 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
463 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
464 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
465 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
466 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
467 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
468 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
469 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
470 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
471 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
472#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000473
Ruchika Gupta2f439e82011-06-08 22:52:48 -0500474#include <asm/fsl_secure_boot.h>
Ruchika Gupta2f439e82011-06-08 22:52:48 -0500475
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000476#endif /* __CONFIG_H */