blob: 47522f8013e219f66b0d5e2021b24cd6cf656d43 [file] [log] [blame]
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -04001/*
2 * (C) Copyright 2010
3 * ISEE 2007 SL, <www.iseebcn.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -04006 */
7#include <common.h>
Simon Glassb3f4ca12014-10-22 21:37:15 -06008#include <dm.h>
9#include <ns16550.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040010#include <twl4030.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000011#include <netdev.h>
Sanjeev Premi84c3b632011-09-08 10:51:01 -040012#include <asm/gpio.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000013#include <asm/io.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040014#include <asm/arch/mem.h>
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -040015#include <asm/arch/mmc_host_def.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040016#include <asm/arch/mux.h>
17#include <asm/arch/sys_proto.h>
18#include <asm/mach-types.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000019#include "igep00x0.h"
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040020
John Rigby29565322010-12-20 18:27:51 -070021DECLARE_GLOBAL_DATA_PTR;
22
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000023#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040024/* GPMC definitions for LAN9221 chips */
25static const u32 gpmc_lan_config[] = {
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000026 NET_LAN9221_GPMC_CONFIG1,
27 NET_LAN9221_GPMC_CONFIG2,
28 NET_LAN9221_GPMC_CONFIG3,
29 NET_LAN9221_GPMC_CONFIG4,
30 NET_LAN9221_GPMC_CONFIG5,
31 NET_LAN9221_GPMC_CONFIG6,
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040032};
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000033#endif
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040034
Simon Glassb3f4ca12014-10-22 21:37:15 -060035static const struct ns16550_platdata igep_serial = {
36 OMAP34XX_UART3,
37 2,
38 V_NS16550_CLK
39};
40
41U_BOOT_DEVICE(igep_uart) = {
42 "serial_omap",
43 &igep_serial
44};
45
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040046/*
47 * Routine: board_init
48 * Description: Early hardware init.
49 */
50int board_init(void)
51{
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040052 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040053 /* boot param addr */
54 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
55
56 return 0;
57}
58
Javier Martinez Canillas9d4f5422012-12-27 03:36:01 +000059#if defined(CONFIG_SHOW_BOOT_PROGRESS) && !defined(CONFIG_SPL_BUILD)
60void show_boot_progress(int val)
61{
62 if (val < 0) {
63 /* something went wrong */
64 return;
65 }
66
67 if (!gpio_request(IGEP00X0_GPIO_LED, ""))
68 gpio_direction_output(IGEP00X0_GPIO_LED, 1);
69}
70#endif
71
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000072#ifdef CONFIG_SPL_BUILD
73/*
74 * Routine: omap_rev_string
75 * Description: For SPL builds output board rev
76 */
77void omap_rev_string(void)
78{
79}
80
81/*
82 * Routine: get_board_mem_timings
83 * Description: If we use SPL then there is no x-loader nor config header
84 * so we have to setup the DDR timings ourself on both banks.
85 */
Peter Barada8c4445d2012-11-13 07:40:28 +000086void get_board_mem_timings(struct board_sdrc_timings *timings)
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000087{
Peter Barada8c4445d2012-11-13 07:40:28 +000088 timings->mr = MICRON_V_MR_165;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000089#ifdef CONFIG_BOOT_NAND
Peter Barada8c4445d2012-11-13 07:40:28 +000090 timings->mcfg = MICRON_V_MCFG_200(256 << 20);
91 timings->ctrla = MICRON_V_ACTIMA_200;
92 timings->ctrlb = MICRON_V_ACTIMB_200;
93 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000094#else
95 if (get_cpu_family() == CPU_OMAP34XX) {
Peter Barada8c4445d2012-11-13 07:40:28 +000096 timings->mcfg = NUMONYX_V_MCFG_165(256 << 20);
97 timings->ctrla = NUMONYX_V_ACTIMA_165;
98 timings->ctrlb = NUMONYX_V_ACTIMB_165;
99 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000100
101 } else {
Peter Barada8c4445d2012-11-13 07:40:28 +0000102 timings->mcfg = NUMONYX_V_MCFG_200(256 << 20);
103 timings->ctrla = NUMONYX_V_ACTIMA_200;
104 timings->ctrlb = NUMONYX_V_ACTIMB_200;
105 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000106 }
107#endif
108}
109#endif
110
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000111#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400112/*
113 * Routine: setup_net_chip
114 * Description: Setting up the configuration GPMC registers specific to the
115 * Ethernet hardware.
116 */
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400117static void setup_net_chip(void)
118{
119 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
120
121 enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5], 0x2C000000,
122 GPMC_SIZE_16M);
123
124 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
125 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
126 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
127 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
128 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
129 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
130 &ctrl_base->gpmc_nadv_ale);
131
132 /* Make GPIO 64 as output pin and send a magic pulse through it */
Sanjeev Premi84c3b632011-09-08 10:51:01 -0400133 if (!gpio_request(64, "")) {
134 gpio_direction_output(64, 0);
135 gpio_set_value(64, 1);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400136 udelay(1);
Sanjeev Premi84c3b632011-09-08 10:51:01 -0400137 gpio_set_value(64, 0);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400138 udelay(1);
Sanjeev Premi84c3b632011-09-08 10:51:01 -0400139 gpio_set_value(64, 1);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400140 }
141}
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000142#else
143static inline void setup_net_chip(void) {}
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400144#endif
145
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000146#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -0400147int board_mmc_init(bd_t *bis)
148{
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000149 return omap_mmc_init(0, 0, 0, -1, -1);
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -0400150}
151#endif
152
Paul Kocialkowskiaac54502014-11-08 20:55:47 +0100153#if defined(CONFIG_GENERIC_MMC)
154void board_mmc_power_init(void)
155{
156 twl4030_power_mmc_init(0);
157}
158#endif
159
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200160void set_fdt(void)
161{
162 switch (gd->bd->bi_arch_number) {
163 case MACH_TYPE_IGEP0020:
164 setenv("dtbfile", "omap3-igep0020.dtb");
165 break;
166 case MACH_TYPE_IGEP0030:
167 setenv("dtbfile", "omap3-igep0030.dtb");
168 break;
169 }
170}
171
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400172/*
173 * Routine: misc_init_r
174 * Description: Configure board specific parts
175 */
176int misc_init_r(void)
177{
178 twl4030_power_init();
179
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400180 setup_net_chip();
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400181
182 dieid_num_r();
183
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200184 set_fdt();
185
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400186 return 0;
187}
188
189/*
190 * Routine: set_muxconf_regs
191 * Description: Setting up the configuration Mux registers specific to the
192 * hardware. Many pins need to be moved from protect to primary
193 * mode.
194 */
195void set_muxconf_regs(void)
196{
197 MUX_DEFAULT();
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000198
199#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020)
200 MUX_IGEP0020();
201#endif
202
203#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030)
204 MUX_IGEP0030();
205#endif
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400206}
207
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000208#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400209int board_eth_init(bd_t *bis)
210{
211 int rc = 0;
212#ifdef CONFIG_SMC911X
213 rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
214#endif
215 return rc;
216}
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000217#endif