blob: fce4bfb3dd93e58de91d252e69a3fa65a84664b1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Poonam Aggrwal49249e12011-02-09 19:17:53 +00002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Li2703e642020-05-01 20:04:13 +08004 * Copyright 2020 NXP
Poonam Aggrwal49249e12011-02-09 19:17:53 +00005 */
6
7/*
8 * P010 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Prabhakar Kushwaha74fa22e2013-04-16 13:27:44 +053016#include <asm/config_mpc85xx.h>
Poonam Aggrwal49249e12011-02-09 19:17:53 +000017
18#ifdef CONFIG_SDCARD
Ying Zhangc9e1f582014-01-24 15:50:09 +080019#define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
20#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
21#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
22#define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
23#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Poonam Aggrwal49249e12011-02-09 19:17:53 +000024#endif
25
26#ifdef CONFIG_SPIFLASH
Udit Agarwalbef18452019-11-07 16:11:39 +000027#ifdef CONFIG_NXP_ESBC
Poonam Aggrwal49249e12011-02-09 19:17:53 +000028#define CONFIG_RAMBOOT_SPIFLASH
Ruchika Gupta84e0fb42014-09-29 11:14:35 +053029#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ying Zhangc9e1f582014-01-24 15:50:09 +080030#else
Ying Zhangc9e1f582014-01-24 15:50:09 +080031#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
32#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
33#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
34#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
35#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangc9e1f582014-01-24 15:50:09 +080036#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000037#endif
38
Miquel Raynal88718be2019-10-03 19:50:03 +020039#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwalbef18452019-11-07 16:11:39 +000040#ifdef CONFIG_NXP_ESBC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053041#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053042#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
43#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Ying Zhangc9e1f582014-01-24 15:50:09 +080044#else
Ying Zhangc9e1f582014-01-24 15:50:09 +080045#ifdef CONFIG_TPL_BUILD
Ying Zhangc9e1f582014-01-24 15:50:09 +080046#define CONFIG_SYS_MPC85XX_NO_RESETVEC
47#define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
48#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
49#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangc9e1f582014-01-24 15:50:09 +080050#elif defined(CONFIG_SPL_BUILD)
Ying Zhangc9e1f582014-01-24 15:50:09 +080051#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
52#define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
53#define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
Pali Rohárab37df92022-04-25 14:21:20 +053054#else
55#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
56#define CONFIG_SYS_MPC85XX_NO_RESETVEC
57#endif
Dipen Dudhatd793e5a2011-07-28 14:47:28 -050058#endif
Ying Zhangc9e1f582014-01-24 15:50:09 +080059#endif
60#endif
Ruchika Gupta2f439e82011-06-08 22:52:48 -050061
62#ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
63#define CONFIG_RAMBOOT_NAND
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053064#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ruchika Gupta2f439e82011-06-08 22:52:48 -050065#endif
66
Poonam Aggrwal49249e12011-02-09 19:17:53 +000067#ifndef CONFIG_RESET_VECTOR_ADDRESS
68#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
69#endif
70
Poonam Aggrwal49249e12011-02-09 19:17:53 +000071/* High Level Configuration Options */
Poonam Aggrwal49249e12011-02-09 19:17:53 +000072
Poonam Aggrwal49249e12011-02-09 19:17:53 +000073#if defined(CONFIG_PCI)
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040074#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
75#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Poonam Aggrwal49249e12011-02-09 19:17:53 +000076
Poonam Aggrwal49249e12011-02-09 19:17:53 +000077/*
78 * PCI Windows
79 * Memory space is mapped 1-1, but I/O space must start from 0.
80 */
81/* controller 1, Slot 1, tgtid 1, Base address a000 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +000082#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
83#ifdef CONFIG_PHYS_64BIT
Poonam Aggrwal49249e12011-02-09 19:17:53 +000084#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
85#else
Poonam Aggrwal49249e12011-02-09 19:17:53 +000086#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
87#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000088#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Poonam Aggrwal49249e12011-02-09 19:17:53 +000089#ifdef CONFIG_PHYS_64BIT
90#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
91#else
92#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
93#endif
94
95/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Hou Zhiqiang9de7c762020-05-01 19:06:28 +080096#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
97#ifdef CONFIG_PHYS_64BIT
98#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
99#else
100#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
101#endif
102#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
103#ifdef CONFIG_PHYS_64BIT
104#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
105#else
106#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
107#endif
108
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000109#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000110#endif
111
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000112#define CONFIG_HWCONFIG
113/*
114 * These can be toggled for performance analysis, otherwise use default.
115 */
116#define CONFIG_L2_CACHE /* toggle L2 cache */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000117
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000118
119#define CONFIG_ENABLE_36BIT_PHYS
120
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000121/* DDR Setup */
York Sun1ba62f12012-02-29 12:36:51 +0000122#define CONFIG_SYS_DDR_RAW_TIMING
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000123#define CONFIG_SYS_SPD_BUS_NUM 1
124#define SPD_EEPROM_ADDRESS 0x52
125
126#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
127
128#ifndef __ASSEMBLY__
129extern unsigned long get_sdram_size(void);
130#endif
131#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
132#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
133#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
134
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000135/* DDR3 Controller Settings */
136#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
137#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
138#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
139#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
140#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
141#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
142#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000143#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
144#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
145#define CONFIG_SYS_DDR_RCW_1 0x00000000
146#define CONFIG_SYS_DDR_RCW_2 0x00000000
Shengzhou Liue512c502013-09-13 14:46:03 +0800147#define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
148#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000149#define CONFIG_SYS_DDR_TIMING_4 0x00000001
150#define CONFIG_SYS_DDR_TIMING_5 0x03402400
151
Shengzhou Liue512c502013-09-13 14:46:03 +0800152#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
153#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
154#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000155#define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
156#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
Shengzhou Liue512c502013-09-13 14:46:03 +0800157#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
158#define CONFIG_SYS_DDR_MODE_2_800 0x00000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000159#define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
Shengzhou Liue512c502013-09-13 14:46:03 +0800160#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000161
162/* settings for DDR3 at 667MT/s */
163#define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
164#define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
165#define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
166#define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
167#define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
168#define CONFIG_SYS_DDR_MODE_1_667 0x00441210
169#define CONFIG_SYS_DDR_MODE_2_667 0x00000000
170#define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
171#define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
172
173#define CONFIG_SYS_CCSRBAR 0xffe00000
174#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
175
176/*
177 * Memory map
178 *
179 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
180 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
181 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
182 *
183 * Localbus non-cacheable
184 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
185 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
186 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
187 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
188 */
189
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000190/*
191 * IFC Definitions
192 */
193/* NOR Flash on IFC */
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +0530194
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000195#define CONFIG_SYS_FLASH_BASE 0xee000000
196#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
197
198#ifdef CONFIG_PHYS_64BIT
199#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
200#else
201#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
202#endif
203
204#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
205 CSPR_PORT_SIZE_16 | \
206 CSPR_MSEL_NOR | \
207 CSPR_V)
208#define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
209#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
210/* NOR Flash Timing Params */
211#define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
212 FTIM0_NOR_TEADC(0x5) | \
213 FTIM0_NOR_TEAHC(0x5)
214#define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
215 FTIM1_NOR_TRAD_NOR(0x0f)
216#define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
217 FTIM2_NOR_TCH(0x4) | \
218 FTIM2_NOR_TWP(0x1c)
219#define CONFIG_SYS_NOR_FTIM3 0x0
220
221#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
222#define CONFIG_SYS_FLASH_QUIET_TEST
223#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000224
225#undef CONFIG_SYS_FLASH_CHECKSUM
226#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
227#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
228
229/* CFI for NOR Flash */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000230#define CONFIG_SYS_FLASH_EMPTY_INFO
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000231
232/* NAND Flash on IFC */
233#define CONFIG_SYS_NAND_BASE 0xff800000
234#ifdef CONFIG_PHYS_64BIT
235#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
236#else
237#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
238#endif
239
Zhao Qiangac688072013-09-26 09:10:32 +0800240#define CONFIG_MTD_PARTITION
Zhao Qiangac688072013-09-26 09:10:32 +0800241
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000242#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
243 | CSPR_PORT_SIZE_8 \
244 | CSPR_MSEL_NAND \
245 | CSPR_V)
246#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liue512c502013-09-13 14:46:03 +0800247
York Sun76016862016-11-16 13:30:06 -0800248#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000249#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
250 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
251 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
252 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
253 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
254 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
255 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
Shengzhou Liue512c502013-09-13 14:46:03 +0800256
York Sun76016862016-11-16 13:30:06 -0800257#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800258#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
259 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
260 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
261 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
262 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
263 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
264 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
Shengzhou Liue512c502013-09-13 14:46:03 +0800265#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000266
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500267#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
268#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500269
York Sun76016862016-11-16 13:30:06 -0800270#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000271/* NAND Flash Timing Params */
272#define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
273 FTIM0_NAND_TWP(0x0C) | \
274 FTIM0_NAND_TWCHT(0x04) | \
275 FTIM0_NAND_TWH(0x05)
276#define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
277 FTIM1_NAND_TWBE(0x1d) | \
278 FTIM1_NAND_TRR(0x07) | \
279 FTIM1_NAND_TRP(0x0c)
280#define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
281 FTIM2_NAND_TREH(0x05) | \
282 FTIM2_NAND_TWHRE(0x0f)
283#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
284
York Sun76016862016-11-16 13:30:06 -0800285#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800286/* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
287/* ONFI NAND Flash mode0 Timing Params */
288#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
289 FTIM0_NAND_TWP(0x18) | \
290 FTIM0_NAND_TWCHT(0x07) | \
291 FTIM0_NAND_TWH(0x0a))
292#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
293 FTIM1_NAND_TWBE(0x39) | \
294 FTIM1_NAND_TRR(0x0e) | \
295 FTIM1_NAND_TRP(0x18))
296#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
297 FTIM2_NAND_TREH(0x0a) | \
298 FTIM2_NAND_TWHRE(0x1e))
299#define CONFIG_SYS_NAND_FTIM3 0x0
300#endif
301
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000302#define CONFIG_SYS_NAND_DDR_LAW 11
303
304/* Set up IFC registers for boot location NOR/NAND */
Miquel Raynal88718be2019-10-03 19:50:03 +0200305#if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500306#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
307#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
308#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
309#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
310#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
311#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
312#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
313#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
314#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
315#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
316#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
317#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
318#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
319#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
320#else
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000321#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
322#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
323#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
324#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
325#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
326#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
327#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
328#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
329#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
330#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
331#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
332#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
333#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
334#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500335#endif
336
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000337/* CPLD on IFC */
338#define CONFIG_SYS_CPLD_BASE 0xffb00000
339
340#ifdef CONFIG_PHYS_64BIT
341#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
342#else
343#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
344#endif
345
346#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
347 | CSPR_PORT_SIZE_8 \
348 | CSPR_MSEL_GPCM \
349 | CSPR_V)
350#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
351#define CONFIG_SYS_CSOR3 0x0
352/* CPLD Timing parameters for IFC CS3 */
353#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
354 FTIM0_GPCM_TEADC(0x0e) | \
355 FTIM0_GPCM_TEAHC(0x0e))
356#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
357 FTIM1_GPCM_TRAD(0x1f))
358#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800359 FTIM2_GPCM_TCH(0x8) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000360 FTIM2_GPCM_TWP(0x1f))
361#define CONFIG_SYS_CS3_FTIM3 0x0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000362
Aneesh Bansal76c9aaf2014-03-07 19:12:09 +0530363#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
364 defined(CONFIG_RAMBOOT_NAND)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000365#define CONFIG_SYS_RAMBOOT
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000366#else
367#undef CONFIG_SYS_RAMBOOT
368#endif
369
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000370#define CONFIG_SYS_INIT_RAM_LOCK
371#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sunb39d1212016-04-06 13:22:10 -0700372#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000373
Tom Rini4c97c8c2022-05-24 14:14:02 -0400374#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000375
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530376#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000377
Ying Zhangc9e1f582014-01-24 15:50:09 +0800378/*
379 * Config the L2 Cache as L2 SRAM
380 */
381#if defined(CONFIG_SPL_BUILD)
382#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
383#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
384#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
385#define CONFIG_SYS_L2_SIZE (256 << 10)
386#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Miquel Raynal88718be2019-10-03 19:50:03 +0200387#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800388#ifdef CONFIG_TPL_BUILD
389#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
390#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
391#define CONFIG_SYS_L2_SIZE (256 << 10)
392#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800393#else
394#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
395#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
396#define CONFIG_SYS_L2_SIZE (256 << 10)
397#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800398#endif
399#endif
400#endif
401
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000402/* Serial Port */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000403#undef CONFIG_SERIAL_SOFTWARE_FIFO
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000404#define CONFIG_SYS_NS16550_SERIAL
405#define CONFIG_SYS_NS16550_REG_SIZE 1
406#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Tom Rinib35316f2022-05-13 12:26:35 -0400407#if defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL)
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500408#define CONFIG_NS16550_MIN_FUNCTIONS
409#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000410
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000411#define CONFIG_SYS_BAUDRATE_TABLE \
412 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
413
414#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
415#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
416
Heiko Schocher00f792e2012-10-24 13:48:22 +0200417/* I2C */
Shengzhou Liuad89da02013-09-13 14:46:02 +0800418#define I2C_PCA9557_ADDR1 0x18
Shengzhou Liue512c502013-09-13 14:46:03 +0800419#define I2C_PCA9557_ADDR2 0x19
Shengzhou Liuad89da02013-09-13 14:46:02 +0800420#define I2C_PCA9557_BUS_NUM 0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000421
422/* I2C EEPROM */
York Sun76016862016-11-16 13:30:06 -0800423#if defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800424#ifdef CONFIG_ID_EEPROM
425#define CONFIG_SYS_I2C_EEPROM_NXID
426#endif
Shengzhou Liue512c502013-09-13 14:46:03 +0800427#define CONFIG_SYS_EEPROM_BUS_NUM 0
428#define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
429#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000430/* enable read and write access to EEPROM */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000431
432/* RTC */
433#define CONFIG_RTC_PT7C4338
434#define CONFIG_SYS_I2C_RTC_ADDR 0x68
435
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000436/*
437 * SPI interface will not be available in case of NAND boot SPI CS0 will be
438 * used for SLIC
439 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200440#if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000441/* eSPI - Enhanced SPI */
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500442#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000443
444#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000445#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
446#define CONFIG_TSEC1 1
447#define CONFIG_TSEC1_NAME "eTSEC1"
448#define CONFIG_TSEC2 1
449#define CONFIG_TSEC2_NAME "eTSEC2"
450#define CONFIG_TSEC3 1
451#define CONFIG_TSEC3_NAME "eTSEC3"
452
453#define TSEC1_PHY_ADDR 1
454#define TSEC2_PHY_ADDR 0
455#define TSEC3_PHY_ADDR 2
456
457#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
458#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
459#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
460
461#define TSEC1_PHYIDX 0
462#define TSEC2_PHYIDX 0
463#define TSEC3_PHYIDX 0
464
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000465/* TBI PHY configuration for SGMII mode */
466#define CONFIG_TSEC_TBICR_SETTINGS ( \
467 TBICR_PHY_RESET \
468 | TBICR_ANEG_ENABLE \
469 | TBICR_FULL_DUPLEX \
470 | TBICR_SPEED1_SET \
471 )
472
473#endif /* CONFIG_TSEC_ENET */
474
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000475#ifdef CONFIG_MMC
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000476#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
477#endif
478
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000479/*
480 * Environment
481 */
Ying Zhangc9e1f582014-01-24 15:50:09 +0800482#if defined(CONFIG_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000483#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynal88718be2019-10-03 19:50:03 +0200484#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800485#ifdef CONFIG_TPL_BUILD
Tom Rinia09fea12019-11-18 20:02:10 -0500486#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangc9e1f582014-01-24 15:50:09 +0800487#else
York Sun76016862016-11-16 13:30:06 -0800488#if defined(CONFIG_TARGET_P1010RDB_PA)
Shengzhou Liue512c502013-09-13 14:46:03 +0800489#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
York Sun76016862016-11-16 13:30:06 -0800490#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800491#define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
492#endif
Ying Zhangc9e1f582014-01-24 15:50:09 +0800493#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000494#endif
495
496#define CONFIG_LOADS_ECHO /* echo on for serial download */
497#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
498
Tom Rini8850c5d2017-05-12 22:33:27 -0400499#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000500 || defined(CONFIG_FSL_SATA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000501#endif
502
503/*
504 * Miscellaneous configurable options
505 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000506
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000507/*
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000508 * For booting Linux, the board info and command line data
509 * have to be in the first 64 MB of memory, since this is
510 * the maximum mapped by the Linux kernel during initialization.
511 */
512#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
513#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
514
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000515/*
516 * Environment Configuration
517 */
518
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000519#define CONFIG_ROOTPATH "/opt/nfsroot"
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000520#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
521
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000522#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200523 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000524 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200525 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000526 "loadaddr=1000000\0" \
527 "consoledev=ttyS0\0" \
528 "ramdiskaddr=2000000\0" \
529 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500530 "fdtaddr=1e00000\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000531 "fdtfile=p1010rdb.dtb\0" \
532 "bdev=sda1\0" \
533 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
534 "othbootargs=ramdisk_size=600000\0" \
535 "usbfatboot=setenv bootargs root=/dev/ram rw " \
536 "console=$consoledev,$baudrate $othbootargs; " \
537 "usb start;" \
538 "fatload usb 0:2 $loadaddr $bootfile;" \
539 "fatload usb 0:2 $fdtaddr $fdtfile;" \
540 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
541 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
542 "usbext2boot=setenv bootargs root=/dev/ram rw " \
543 "console=$consoledev,$baudrate $othbootargs; " \
544 "usb start;" \
545 "ext2load usb 0:4 $loadaddr $bootfile;" \
546 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
547 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
Shengzhou Liue512c502013-09-13 14:46:03 +0800548 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
Tom Rini028aa092022-02-25 11:19:49 -0500549 BOOTMODE
Shengzhou Liue512c502013-09-13 14:46:03 +0800550
York Sun76016862016-11-16 13:30:06 -0800551#if defined(CONFIG_TARGET_P1010RDB_PA)
Tom Rini028aa092022-02-25 11:19:49 -0500552#define BOOTMODE \
Shengzhou Liue512c502013-09-13 14:46:03 +0800553 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
554 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
555 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
556 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
557 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
558 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
559
York Sun76016862016-11-16 13:30:06 -0800560#elif defined(CONFIG_TARGET_P1010RDB_PB)
Tom Rini028aa092022-02-25 11:19:49 -0500561#define BOOTMODE \
Shengzhou Liue512c502013-09-13 14:46:03 +0800562 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
563 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
564 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
565 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
566 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
567 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
568 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
569 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
570 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
571 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
572#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000573
Ruchika Gupta2f439e82011-06-08 22:52:48 -0500574#include <asm/fsl_secure_boot.h>
Ruchika Gupta2f439e82011-06-08 22:52:48 -0500575
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000576#endif /* __CONFIG_H */