blob: a19b772461218c9a47d7bb1ff9f6aced9114242e [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
Kumar Gala5f7bbd12011-01-04 18:01:49 -06002 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
Andy Fleming67431052007-04-23 02:54:25 -05003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming67431052007-04-23 02:54:25 -05005 */
6
7/*
8 * mpc8568mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Wolfgang Denk2ae18242010-10-06 09:05:45 +020013#define CONFIG_SYS_TEXT_BASE 0xfff80000
14
Kumar Gala5f7bbd12011-01-04 18:01:49 -060015#define CONFIG_SYS_SRIO
16#define CONFIG_SRIO1 /* SRIO port 1 */
17
Haiying Wang1563f562007-11-14 15:52:06 -050018#define CONFIG_PCI1 1 /* PCI controller */
19#define CONFIG_PCIE1 1 /* PCIE controller */
20#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000021#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060022#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050023#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020024#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingb96c83d2007-08-15 20:03:34 -050025#define CONFIG_QE /* Enable QE */
Andy Fleming67431052007-04-23 02:54:25 -050026#define CONFIG_ENV_OVERWRITE
Andy Fleming67431052007-04-23 02:54:25 -050027
Andy Fleming67431052007-04-23 02:54:25 -050028#ifndef __ASSEMBLY__
29extern unsigned long get_clock_freq(void);
30#endif /*Replace a call to get_clock_freq (after it is implemented)*/
31#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
32
33/*
34 * These can be toggled for performance analysis, otherwise use default.
35 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020036#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang7a1ac412007-08-23 15:20:54 -040037#define CONFIG_BTB /* toggle branch predition */
Andy Fleming67431052007-04-23 02:54:25 -050038
39/*
40 * Only possible on E500 Version 2 or newer cores.
41 */
42#define CONFIG_ENABLE_36BIT_PHYS 1
43
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
45#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming67431052007-04-23 02:54:25 -050046
Timur Tabie46fedf2011-08-04 18:03:41 -050047#define CONFIG_SYS_CCSRBAR 0xe0000000
48#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Andy Fleming67431052007-04-23 02:54:25 -050049
Jon Loeligere6f5b352008-03-18 13:51:05 -050050/* DDR Setup */
Jon Loeligere6f5b352008-03-18 13:51:05 -050051#undef CONFIG_FSL_DDR_INTERACTIVE
52#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
53#define CONFIG_DDR_SPD
Dave Liu9b0ad1b2008-10-28 17:53:38 +080054#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere6f5b352008-03-18 13:51:05 -050055
56#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
57
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
59#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming67431052007-04-23 02:54:25 -050060
Jon Loeligere6f5b352008-03-18 13:51:05 -050061#define CONFIG_DIMM_SLOTS_PER_CTLR 1
62#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming67431052007-04-23 02:54:25 -050063
Jon Loeligere6f5b352008-03-18 13:51:05 -050064/* I2C addresses of SPD EEPROMs */
65#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
66
67/* Make sure required options are set */
Andy Fleming67431052007-04-23 02:54:25 -050068#ifndef CONFIG_SPD_EEPROM
69#error ("CONFIG_SPD_EEPROM is required")
70#endif
71
72#undef CONFIG_CLOCKS_IN_MHZ
73
Andy Fleming67431052007-04-23 02:54:25 -050074/*
75 * Local Bus Definitions
76 */
77
78/*
79 * FLASH on the Local Bus
80 * Two banks, 8M each, using the CFI driver.
81 * Boot from BR0/OR0 bank at 0xff00_0000
82 * Alternate BR1/OR1 bank at 0xff80_0000
83 *
84 * BR0, BR1:
85 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
86 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
87 * Port Size = 16 bits = BRx[19:20] = 10
88 * Use GPCM = BRx[24:26] = 000
89 * Valid = BRx[31] = 1
90 *
91 * 0 4 8 12 16 20 24 28
92 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
93 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
94 *
95 * OR0, OR1:
96 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
97 * Reserved ORx[17:18] = 11, confusion here?
98 * CSNT = ORx[20] = 1
99 * ACS = half cycle delay = ORx[21:22] = 11
100 * SCY = 6 = ORx[24:27] = 0110
101 * TRLX = use relaxed timing = ORx[29] = 1
102 * EAD = use external address latch delay = OR[31] = 1
103 *
104 * 0 4 8 12 16 20 24 28
105 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming67431052007-04-23 02:54:25 -0500108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming67431052007-04-23 02:54:25 -0500110
111/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_BR0_PRELIM 0xfe001001
113#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming67431052007-04-23 02:54:25 -0500114
115/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_BR1_PRELIM 0xf8000801
117#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
120#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
121#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
122#undef CONFIG_SYS_FLASH_CHECKSUM
123#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
124#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming67431052007-04-23 02:54:25 -0500125
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200126#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming67431052007-04-23 02:54:25 -0500127
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200128#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_FLASH_CFI
130#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming67431052007-04-23 02:54:25 -0500131
Andy Fleming67431052007-04-23 02:54:25 -0500132/*
133 * SDRAM on the LocalBus
134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
136#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming67431052007-04-23 02:54:25 -0500137
Andy Fleming67431052007-04-23 02:54:25 -0500138/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_BR2_PRELIM 0xf0001861
140#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming67431052007-04-23 02:54:25 -0500141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
143#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
144#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
145#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming67431052007-04-23 02:54:25 -0500146
147/*
Andy Fleming67431052007-04-23 02:54:25 -0500148 * Common settings for all Local Bus SDRAM commands.
149 * At run time, either BSMA1516 (for CPU 1.1)
150 * or BSMA1617 (for CPU 1.0) (old)
151 * is OR'ed in too.
152 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500153#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
154 | LSDMR_PRETOACT7 \
155 | LSDMR_ACTTORW7 \
156 | LSDMR_BL8 \
157 | LSDMR_WRC4 \
158 | LSDMR_CL3 \
159 | LSDMR_RFEN \
Andy Fleming67431052007-04-23 02:54:25 -0500160 )
161
162/*
163 * The bcsr registers are connected to CS3 on MDS.
164 * The new memory map places bcsr at 0xf8000000.
165 *
166 * For BR3, need:
167 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
168 * port-size = 8-bits = BR[19:20] = 01
169 * no parity checking = BR[21:22] = 00
170 * GPMC for MSEL = BR[24:26] = 000
171 * Valid = BR[31] = 1
172 *
173 * 0 4 8 12 16 20 24 28
174 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
175 *
176 * For OR3, need:
177 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
178 * disable buffer ctrl OR[19] = 0
179 * CSNT OR[20] = 1
180 * ACS OR[21:22] = 11
181 * XACS OR[23] = 1
182 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
183 * SETA OR[28] = 0
184 * TRLX OR[29] = 1
185 * EHTR OR[30] = 1
186 * EAD extra time OR[31] = 1
187 *
188 * 0 4 8 12 16 20 24 28
189 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
190 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming67431052007-04-23 02:54:25 -0500192
193/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_BR4_PRELIM 0xf8008801
195#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500196
197/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_BR5_PRELIM 0xf8010801
199#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming67431052007-04-23 02:54:25 -0500200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_INIT_RAM_LOCK 1
202#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200203#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Andy Fleming67431052007-04-23 02:54:25 -0500204
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200205#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming67431052007-04-23 02:54:25 -0500207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
York Suncdab5e92017-06-09 12:50:26 -0700209#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Andy Fleming67431052007-04-23 02:54:25 -0500210
211/* Serial Port */
212#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_NS16550_SERIAL
214#define CONFIG_SYS_NS16550_REG_SIZE 1
215#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming67431052007-04-23 02:54:25 -0500216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming67431052007-04-23 02:54:25 -0500218 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
221#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming67431052007-04-23 02:54:25 -0500222
Andy Fleming67431052007-04-23 02:54:25 -0500223/*
224 * I2C
225 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200226#define CONFIG_SYS_I2C
227#define CONFIG_SYS_I2C_FSL
228#define CONFIG_SYS_FSL_I2C_SPEED 400000
229#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
230#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
231#define CONFIG_SYS_FSL_I2C2_SPEED 400000
232#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
233#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
234#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Andy Fleming67431052007-04-23 02:54:25 -0500236
237/*
238 * General PCI
239 * Memory Addresses are mapped 1-1. I/O is mapped from 0
240 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600241#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600242#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600243#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600245#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600246#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
248#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500249
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600250#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600251#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600252#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600253#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600255#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600256#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
258#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500259
Kumar Gala5f7bbd12011-01-04 18:01:49 -0600260#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
261#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
262#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
263#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming67431052007-04-23 02:54:25 -0500264
Andy Flemingda9d4612007-08-14 00:14:25 -0500265#ifdef CONFIG_QE
266/*
267 * QE UEC ethernet configuration
268 */
269#define CONFIG_UEC_ETH
270#ifndef CONFIG_TSEC_ENET
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500271#define CONFIG_ETHPRIME "UEC0"
Andy Flemingda9d4612007-08-14 00:14:25 -0500272#endif
273#define CONFIG_PHY_MODE_NEED_CHANGE
274#define CONFIG_eTSEC_MDIO_BUS
275
276#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200277#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingda9d4612007-08-14 00:14:25 -0500278#endif
279
280#define CONFIG_UEC_ETH1 /* GETH1 */
281
282#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
284#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
285#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
286#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
287#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500288#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100289#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500290#endif
291
292#define CONFIG_UEC_ETH2 /* GETH2 */
293
294#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
296#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
297#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
298#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
299#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500300#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100301#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500302#endif
303#endif /* CONFIG_QE */
304
Haiying Wangf30ad492007-11-19 10:02:13 -0500305#if defined(CONFIG_PCI)
Andy Fleming67431052007-04-23 02:54:25 -0500306#undef CONFIG_EEPRO100
307#undef CONFIG_TULIP
308
309#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming67431052007-04-23 02:54:25 -0500311
312#endif /* CONFIG_PCI */
313
Andy Flemingda9d4612007-08-14 00:14:25 -0500314#if defined(CONFIG_TSEC_ENET)
315
Andy Fleming67431052007-04-23 02:54:25 -0500316#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500317#define CONFIG_TSEC1 1
318#define CONFIG_TSEC1_NAME "eTSEC0"
319#define CONFIG_TSEC2 1
320#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming67431052007-04-23 02:54:25 -0500321
322#define TSEC1_PHY_ADDR 2
323#define TSEC2_PHY_ADDR 3
324
325#define TSEC1_PHYIDX 0
326#define TSEC2_PHYIDX 0
327
Andy Fleming3a790132007-08-15 20:03:25 -0500328#define TSEC1_FLAGS TSEC_GIGABIT
329#define TSEC2_FLAGS TSEC_GIGABIT
330
Andy Flemingb96c83d2007-08-15 20:03:34 -0500331/* Options are: eTSEC[0-1] */
Andy Fleming67431052007-04-23 02:54:25 -0500332#define CONFIG_ETHPRIME "eTSEC0"
333
334#endif /* CONFIG_TSEC_ENET */
335
336/*
337 * Environment
338 */
York Suncdab5e92017-06-09 12:50:26 -0700339#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200340#define CONFIG_ENV_SIZE 0x2000
York Suncdab5e92017-06-09 12:50:26 -0700341#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Andy Fleming67431052007-04-23 02:54:25 -0500342
343#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming67431052007-04-23 02:54:25 -0500345
Jon Loeliger2835e512007-06-13 13:22:08 -0500346/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500347 * BOOTP options
348 */
349#define CONFIG_BOOTP_BOOTFILESIZE
350#define CONFIG_BOOTP_BOOTPATH
351#define CONFIG_BOOTP_GATEWAY
352#define CONFIG_BOOTP_HOSTNAME
353
Andy Fleming67431052007-04-23 02:54:25 -0500354#undef CONFIG_WATCHDOG /* watchdog disabled */
355
356/*
357 * Miscellaneous configurable options
358 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500360#define CONFIG_CMDLINE_EDITING /* Command-line editing */
361#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Andy Fleming67431052007-04-23 02:54:25 -0500363
364/*
365 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500366 * have to be in the first 64 MB of memory, since this is
Andy Fleming67431052007-04-23 02:54:25 -0500367 * the maximum mapped by the Linux kernel during initialization.
368 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500369#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
370#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Andy Fleming67431052007-04-23 02:54:25 -0500371
Jon Loeliger2835e512007-06-13 13:22:08 -0500372#if defined(CONFIG_CMD_KGDB)
Andy Fleming67431052007-04-23 02:54:25 -0500373#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Andy Fleming67431052007-04-23 02:54:25 -0500374#endif
375
376/*
377 * Environment Configuration
378 */
379
380/* The mac addresses for all ethernet interface */
Andy Flemingda9d4612007-08-14 00:14:25 -0500381#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
382#define CONFIG_HAS_ETH0
Andy Fleming67431052007-04-23 02:54:25 -0500383#define CONFIG_HAS_ETH1
Andy Fleming67431052007-04-23 02:54:25 -0500384#define CONFIG_HAS_ETH2
Andy Flemingda9d4612007-08-14 00:14:25 -0500385#define CONFIG_HAS_ETH3
Andy Fleming67431052007-04-23 02:54:25 -0500386#endif
387
388#define CONFIG_IPADDR 192.168.1.253
389
390#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000391#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000392#define CONFIG_BOOTFILE "your.uImage"
Andy Fleming67431052007-04-23 02:54:25 -0500393
394#define CONFIG_SERVERIP 192.168.1.1
395#define CONFIG_GATEWAYIP 192.168.1.1
396#define CONFIG_NETMASK 255.255.255.0
397
398#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
399
Andy Fleming67431052007-04-23 02:54:25 -0500400#define CONFIG_EXTRA_ENV_SETTINGS \
401 "netdev=eth0\0" \
402 "consoledev=ttyS0\0" \
403 "ramdiskaddr=600000\0" \
404 "ramdiskfile=your.ramdisk.u-boot\0" \
405 "fdtaddr=400000\0" \
406 "fdtfile=your.fdt.dtb\0" \
407 "nfsargs=setenv bootargs root=/dev/nfs rw " \
408 "nfsroot=$serverip:$rootpath " \
409 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
410 "console=$consoledev,$baudrate $othbootargs\0" \
411 "ramargs=setenv bootargs root=/dev/ram rw " \
412 "console=$consoledev,$baudrate $othbootargs\0" \
413
Andy Fleming67431052007-04-23 02:54:25 -0500414#define CONFIG_NFSBOOTCOMMAND \
415 "run nfsargs;" \
416 "tftp $loadaddr $bootfile;" \
417 "tftp $fdtaddr $fdtfile;" \
418 "bootm $loadaddr - $fdtaddr"
419
Andy Fleming67431052007-04-23 02:54:25 -0500420#define CONFIG_RAMBOOTCOMMAND \
421 "run ramargs;" \
422 "tftp $ramdiskaddr $ramdiskfile;" \
423 "tftp $loadaddr $bootfile;" \
424 "bootm $loadaddr $ramdiskaddr"
425
426#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
427
428#endif /* __CONFIG_H */