blob: d41b7c4492953de1e382da7f7ea3b3184a91ba95 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew8ae158c2007-08-16 15:05:11 -05002/*
3 * Configuation settings for the Freescale MCF54455 EVB board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew8ae158c2007-08-16 15:05:11 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050013#ifndef _M54455EVB_H
14#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050015
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050020#define CONFIG_M54455EVB /* M54455EVB board */
21
TsiChungLiew8ae158c2007-08-16 15:05:11 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050024
Angelo Dureghelloc74dda82017-05-14 21:42:27 +020025#define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*)
26
TsiChungLiew8ae158c2007-08-16 15:05:11 -050027#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050035
TsiChungLiew8ae158c2007-08-16 15:05:11 -050036/* Network configuration */
37#define CONFIG_MCFFEC
38#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050039# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040# define CONFIG_SYS_DISCOVER_PHY
41# define CONFIG_SYS_RX_ETH_BUFFER 8
42# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050043
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044# define CONFIG_SYS_FEC0_PINMUX 0
45# define CONFIG_SYS_FEC1_PINMUX 0
46# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
47# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050048# define MCFFEC_TOUT_LOOP 50000
49# define CONFIG_HAS_ETH1
50
TsiChungLiew8ae158c2007-08-16 15:05:11 -050051# define CONFIG_ETHPRIME "FEC0"
52# define CONFIG_IPADDR 192.162.1.2
53# define CONFIG_NETMASK 255.255.255.0
54# define CONFIG_SERVERIP 192.162.1.1
55# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050056
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
58# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050059# define FECDUPLEX FULL
60# define FECSPEED _100BASET
61# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
63# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050064# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066#endif
67
Mario Six5bc05432018-03-28 14:38:20 +020068#define CONFIG_HOSTNAME "M54455EVB"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050070/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050072#define CONFIG_EXTRA_ENV_SETTINGS \
73 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020074 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050075 "loadaddr=0x40010000\0" \
76 "sbfhdr=sbfhdr.bin\0" \
77 "uboot=u-boot.bin\0" \
78 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020079 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050080 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080081 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050082 "sf erase 0 30000;" \
83 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050084 "save\0" \
85 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050086#else
87/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#ifdef CONFIG_SYS_ATMEL_BOOT
89# define CONFIG_SYS_UBOOT_END 0x0403FFFF
90#elif defined(CONFIG_SYS_INTEL_BOOT)
91# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050092#endif
93#define CONFIG_EXTRA_ENV_SETTINGS \
94 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020095 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050096 "loadaddr=0x40010000\0" \
97 "uboot=u-boot.bin\0" \
98 "load=tftp ${loadaddr} ${uboot}\0" \
99 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200100 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
101 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
102 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
103 __stringify(CONFIG_SYS_UBOOT_END) ";" \
104 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500105 " ${filesize}; save\0" \
106 ""
107#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500108
109/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500110#define CONFIG_IDE_RESET 1
111#define CONFIG_IDE_PREINIT 1
112#define CONFIG_ATAPI
113#undef CONFIG_LBA48
114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_IDE_MAXBUS 1
116#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
119#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
122#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
123#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
124#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500125
126/* Realtime clock */
127#define CONFIG_MCFRTC
128#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500130
131/* Timer */
132#define CONFIG_MCFTMR
133#undef CONFIG_MCFPIT
134
135/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200136#define CONFIG_SYS_I2C
137#define CONFIG_SYS_I2C_FSL
138#define CONFIG_SYS_FSL_I2C_SPEED 80000
139#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800140#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500142
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500143/* DSPI and Serial Flash */
144#define CONFIG_CF_DSPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500146#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500147
TsiChung Liewee0a8462009-06-30 14:18:29 +0000148# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
149 DSPI_CTAR_PCSSCK_1CLK | \
150 DSPI_CTAR_PASC(0) | \
151 DSPI_CTAR_PDT(0) | \
152 DSPI_CTAR_CSSCK(0) | \
153 DSPI_CTAR_ASC(0) | \
154 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500155#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500156
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500157/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500158#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500159#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
164#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
165#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
168#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
169#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
172#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
173#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500174#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500175
176/* FPGA - Spartan 2 */
177/* experiment
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500178#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FPGA_PROG_FEEDBACK
180#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500181*/
182
183/* Input, PCI, Flexbus, and VCO */
184#define CONFIG_EXTRA_CLOCK
185
TsiChung Liew9f751552008-07-23 20:38:53 -0500186#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500191
192/*
193 * Low Level Configuration Settings
194 * (address mappings, register initial values, etc.)
195 * You should know what you are doing if you make changes here.
196 */
197
198/*-----------------------------------------------------------------------
199 * Definitions for initial stack pointer and data area (in DPRAM)
200 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200202#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200204#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200206#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500207
208/*-----------------------------------------------------------------------
209 * Start addresses for the final memory configuration
210 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500212 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_SDRAM_BASE 0x40000000
214#define CONFIG_SYS_SDRAM_BASE1 0x48000000
215#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
216#define CONFIG_SYS_SDRAM_CFG1 0x65311610
217#define CONFIG_SYS_SDRAM_CFG2 0x59670000
218#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
219#define CONFIG_SYS_SDRAM_EMOD 0x40010000
220#define CONFIG_SYS_SDRAM_MODE 0x00010033
221#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
224#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500225
TsiChung Liew9f751552008-07-23 20:38:53 -0500226#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800227# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200228# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500229#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500231#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
233#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800234
235/* Reserve 256 kB for malloc() */
236#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500237
238/*
239 * For booting Linux, the board info and command line data
240 * have to be in the first 8 MB of memory, since this is
241 * the maximum mapped by the Linux kernel during initialization ??
242 */
243/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500245
TsiChung Liew9f751552008-07-23 20:38:53 -0500246/*
247 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800248 * Environment is not embedded in u-boot. First time runing may have env
249 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500250 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500251#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200252# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500253#endif
254#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500255
256/*-----------------------------------------------------------------------
257 * FLASH organization
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000260# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
261# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200262# define CONFIG_ENV_OFFSET 0x30000
263# define CONFIG_ENV_SIZE 0x2000
264# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500265#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#ifdef CONFIG_SYS_ATMEL_BOOT
267# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
268# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
269# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800270# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
271# define CONFIG_ENV_SIZE 0x2000
272# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500273#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#ifdef CONFIG_SYS_INTEL_BOOT
275# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
276# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
277# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
278# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200279# define CONFIG_ENV_SIZE 0x2000
280# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500281#endif
282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
286# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
287# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
288# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289# define CONFIG_SYS_FLASH_CHECKSUM
290# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500291# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500292
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500293#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294# define CONFIG_SYS_ATMEL_REGION 4
295# define CONFIG_SYS_ATMEL_TOTALSECT 11
296# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
297# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500298#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500299#endif
300
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500301/*
302 * This is setting for JFFS2 support in u-boot.
303 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
304 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500305#ifdef CONFIG_CMD_JFFS2
306#ifdef CF_STMICRO_BOOT
307# define CONFIG_JFFS2_DEV "nor1"
308# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500310#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500312# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500313# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500315#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500317# define CONFIG_JFFS2_DEV "nor0"
318# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500320#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500321#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500322
323/*-----------------------------------------------------------------------
324 * Cache Configuration
325 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500327
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600328#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200329 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600330#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200331 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600332#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
333#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
334#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
335 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
336 CF_ACR_EN | CF_ACR_SM_ALL)
337#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
338 CF_CACR_ICINVA | CF_CACR_EUSP)
339#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
340 CF_CACR_DEC | CF_CACR_DDCM_P | \
341 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
342
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500343/*-----------------------------------------------------------------------
344 * Memory bank definitions
345 */
346/*
347 * CS0 - NOR Flash 1, 2, 4, or 8MB
348 * CS1 - CompactFlash and registers
349 * CS2 - CPLD
350 * CS3 - FPGA
351 * CS4 - Available
352 * CS5 - Available
353 */
354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500356 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_CS0_BASE 0x04000000
358#define CONFIG_SYS_CS0_MASK 0x00070001
359#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500360/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_CS1_BASE 0x00000000
362#define CONFIG_SYS_CS1_MASK 0x01FF0001
363#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500366#else
367/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_CS0_BASE 0x00000000
369#define CONFIG_SYS_CS0_MASK 0x01FF0001
370#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500371 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_CS1_BASE 0x04000000
373#define CONFIG_SYS_CS1_MASK 0x00070001
374#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500375
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500377#endif
378
379/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_CS2_BASE 0x08000000
381#define CONFIG_SYS_CS2_MASK 0x00070001
382#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500383
384/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_CS3_BASE 0x09000000
386#define CONFIG_SYS_CS3_MASK 0x00070001
387#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500388
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500389#endif /* _M54455EVB_H */