blob: f3621d6326ef888523fdae02b782b93e884bcb27 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew8ae158c2007-08-16 15:05:11 -05002/*
3 * Configuation settings for the Freescale MCF54455 EVB board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew8ae158c2007-08-16 15:05:11 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050013#ifndef _M54455EVB_H
14#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050015
Simon Glass1af3c7f2020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiew8ae158c2007-08-16 15:05:11 -050018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050022#define CONFIG_M54455EVB /* M54455EVB board */
23
TsiChungLiew8ae158c2007-08-16 15:05:11 -050024#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050026
Angelo Dureghelloc74dda82017-05-14 21:42:27 +020027#define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*)
28
TsiChungLiew8ae158c2007-08-16 15:05:11 -050029#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050037
TsiChungLiew8ae158c2007-08-16 15:05:11 -050038/* Network configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050039#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050040# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041# define CONFIG_SYS_DISCOVER_PHY
42# define CONFIG_SYS_RX_ETH_BUFFER 8
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050044# define CONFIG_HAS_ETH1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050045# define CONFIG_ETHPRIME "FEC0"
46# define CONFIG_IPADDR 192.162.1.2
47# define CONFIG_NETMASK 255.255.255.0
48# define CONFIG_SERVERIP 192.162.1.1
49# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050050
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
52# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050053# define FECDUPLEX FULL
54# define FECSPEED _100BASET
55# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
57# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050058# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050060#endif
61
Mario Six5bc05432018-03-28 14:38:20 +020062#define CONFIG_HOSTNAME "M54455EVB"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050064/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066#define CONFIG_EXTRA_ENV_SETTINGS \
67 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020068 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050069 "loadaddr=0x40010000\0" \
70 "sbfhdr=sbfhdr.bin\0" \
71 "uboot=u-boot.bin\0" \
72 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020073 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050074 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080075 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050076 "sf erase 0 30000;" \
77 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050078 "save\0" \
79 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050080#else
81/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#ifdef CONFIG_SYS_ATMEL_BOOT
83# define CONFIG_SYS_UBOOT_END 0x0403FFFF
84#elif defined(CONFIG_SYS_INTEL_BOOT)
85# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050086#endif
87#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020089 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050090 "loadaddr=0x40010000\0" \
91 "uboot=u-boot.bin\0" \
92 "load=tftp ${loadaddr} ${uboot}\0" \
93 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020094 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
95 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
96 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
97 __stringify(CONFIG_SYS_UBOOT_END) ";" \
98 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -050099 " ${filesize}; save\0" \
100 ""
101#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500102
103/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500104#define CONFIG_IDE_RESET 1
105#define CONFIG_IDE_PREINIT 1
106#define CONFIG_ATAPI
107#undef CONFIG_LBA48
108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_IDE_MAXBUS 1
110#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
113#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
116#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
117#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
118#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500119
120/* Realtime clock */
121#define CONFIG_MCFRTC
122#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500124
125/* Timer */
126#define CONFIG_MCFTMR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500127
128/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200129#define CONFIG_SYS_I2C
130#define CONFIG_SYS_I2C_FSL
131#define CONFIG_SYS_FSL_I2C_SPEED 80000
132#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800133#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500135
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500136/* DSPI and Serial Flash */
137#define CONFIG_CF_DSPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500139
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500140/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500141#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500142#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
147#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
148#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
151#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
152#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
155#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
156#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500157#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500158
159/* FPGA - Spartan 2 */
160/* experiment
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500161#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_FPGA_PROG_FEEDBACK
163#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500164*/
165
166/* Input, PCI, Flexbus, and VCO */
167#define CONFIG_EXTRA_CLOCK
168
TsiChung Liew9f751552008-07-23 20:38:53 -0500169#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500174
175/*
176 * Low Level Configuration Settings
177 * (address mappings, register initial values, etc.)
178 * You should know what you are doing if you make changes here.
179 */
180
181/*-----------------------------------------------------------------------
182 * Definitions for initial stack pointer and data area (in DPRAM)
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200185#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200187#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200189#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500190
191/*-----------------------------------------------------------------------
192 * Start addresses for the final memory configuration
193 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_SDRAM_BASE 0x40000000
197#define CONFIG_SYS_SDRAM_BASE1 0x48000000
198#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
199#define CONFIG_SYS_SDRAM_CFG1 0x65311610
200#define CONFIG_SYS_SDRAM_CFG2 0x59670000
201#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
202#define CONFIG_SYS_SDRAM_EMOD 0x40010000
203#define CONFIG_SYS_SDRAM_MODE 0x00010033
204#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500205
TsiChung Liew9f751552008-07-23 20:38:53 -0500206#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800207# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200208# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500209#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500211#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
213#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800214
215/* Reserve 256 kB for malloc() */
216#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500217
218/*
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization ??
222 */
223/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500225
TsiChung Liew9f751552008-07-23 20:38:53 -0500226/*
227 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800228 * Environment is not embedded in u-boot. First time runing may have env
229 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500230 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500231
232/*-----------------------------------------------------------------------
233 * FLASH organization
234 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000236# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
237# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
TsiChung Liew9f751552008-07-23 20:38:53 -0500238#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#ifdef CONFIG_SYS_ATMEL_BOOT
240# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
241# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
242# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
TsiChung Liew9f751552008-07-23 20:38:53 -0500243#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#ifdef CONFIG_SYS_INTEL_BOOT
245# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
246# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
247# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500248#endif
249
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500251
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
253# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
254# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
255# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256# define CONFIG_SYS_FLASH_CHECKSUM
257# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500258# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500259
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500260#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261# define CONFIG_SYS_ATMEL_REGION 4
262# define CONFIG_SYS_ATMEL_TOTALSECT 11
263# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
264# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500265#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500266#endif
267
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500268/*
269 * This is setting for JFFS2 support in u-boot.
270 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
271 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500272#ifdef CONFIG_CMD_JFFS2
273#ifdef CF_STMICRO_BOOT
274# define CONFIG_JFFS2_DEV "nor1"
275# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500277#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500279# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500280# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500282#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500284# define CONFIG_JFFS2_DEV "nor0"
285# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500287#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500288#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500289
290/*-----------------------------------------------------------------------
291 * Cache Configuration
292 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500294
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600295#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200296 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600297#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200298 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600299#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
300#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
301#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
302 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
303 CF_ACR_EN | CF_ACR_SM_ALL)
304#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
305 CF_CACR_ICINVA | CF_CACR_EUSP)
306#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
307 CF_CACR_DEC | CF_CACR_DDCM_P | \
308 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
309
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500310/*-----------------------------------------------------------------------
311 * Memory bank definitions
312 */
313/*
314 * CS0 - NOR Flash 1, 2, 4, or 8MB
315 * CS1 - CompactFlash and registers
316 * CS2 - CPLD
317 * CS3 - FPGA
318 * CS4 - Available
319 * CS5 - Available
320 */
321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500323 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_CS0_BASE 0x04000000
325#define CONFIG_SYS_CS0_MASK 0x00070001
326#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500327/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_CS1_BASE 0x00000000
329#define CONFIG_SYS_CS1_MASK 0x01FF0001
330#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500333#else
334/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_CS0_BASE 0x00000000
336#define CONFIG_SYS_CS0_MASK 0x01FF0001
337#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500338 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_CS1_BASE 0x04000000
340#define CONFIG_SYS_CS1_MASK 0x00070001
341#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500342
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500344#endif
345
346/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_CS2_BASE 0x08000000
348#define CONFIG_SYS_CS2_MASK 0x00070001
349#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500350
351/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_CS3_BASE 0x09000000
353#define CONFIG_SYS_CS3_MASK 0x00070001
354#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500355
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500356#endif /* _M54455EVB_H */