blob: 3649222470eacbd516f403609ca49a43deb08ad1 [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "ARM architecture"
2 depends on ARM
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "arm"
6
Masahiro Yamada016a9542014-09-14 03:01:51 +09007config ARM64
8 bool
Masahiro Yamadabb6b1422016-07-25 19:56:03 +09009 select PHYS_64BIT
Tom Rini067716b2016-08-22 08:22:17 -040010 select SYS_CACHE_SHIFT_6
Sean Anderson1dd56db2022-04-12 10:59:04 -040011 imply SPL_SEPARATE_BSS
Masahiro Yamada016a9542014-09-14 03:01:51 +090012
Marek Vasut270f8712021-08-30 15:05:23 +020013config ARM64_CRC32
14 bool "Enable support for CRC32 instruction"
15 depends on ARM64
16 default y
17 help
18 ARMv8 implements dedicated crc32 instruction for crc32 calculation.
19 This is faster than software crc32 calculation. This instruction may
20 not be present on all ARMv8.0, but is always present on ARMv8.1 and
21 newer.
22
Peng Fanbf8c4ce2022-04-13 17:47:18 +080023config COUNTER_FREQUENCY
24 int "Timer clock frequency"
25 depends on ARM64 || CPU_V7A
Peng Fan4e651752022-04-13 17:47:19 +080026 default 8000000 if IMX8 || MX7 || MX6UL || MX6ULL
27 default 24000000 if ARCH_SUNXI || ARCH_EXYNOS || ROCKCHIP_RK3128 || \
28 ROCKCHIP_RK3288 || ROCKCHIP_RK322X || ROCKCHIP_RK3036
29 default 25000000 if ARCH_LX2160A || ARCH_LX2162A || ARCH_LS1088A
30 default 100000000 if ARCH_ZYNQMP
Peng Fanbf8c4ce2022-04-13 17:47:18 +080031 default 0
32 help
33 For platforms with ARMv8-A and ARMv7-A which features a system
34 counter, those platforms needs software to program the counter
35 frequency. Setup time clock frequency for certain platform.
36 0 means no need to configure the system counter frequency.
37 For platforms needs the frequency set in U-Boot with a
38 pre-defined value, should have the macro defined as a non-zero value.
39
Stephen Warren49e93872017-11-02 18:11:27 -060040config POSITION_INDEPENDENT
41 bool "Generate position-independent pre-relocation code"
Chia-Wei Wangcd82f192021-08-03 10:50:10 +080042 depends on ARM64 || CPU_V7A
Stephen Warren49e93872017-11-02 18:11:27 -060043 help
44 U-Boot expects to be linked to a specific hard-coded address, and to
45 be loaded to and run from that address. This option lifts that
Edgar E. Iglesias11f4fbf2020-09-09 19:07:24 +020046 restriction, thus allowing the code to be loaded to and executed from
47 almost any 4K aligned address. This logic relies on the relocation
Robert P. J. Daye852b302019-12-25 06:34:07 -050048 information that is embedded in the binary to support U-Boot
Stephen Warren49e93872017-11-02 18:11:27 -060049 relocating itself to the top-of-RAM later during execution.
Stephen Warrene6c90442017-12-19 18:30:36 -070050
Masahiro Yamada382de4a2019-06-26 13:51:46 +090051config INIT_SP_RELATIVE
52 bool "Specify the early stack pointer relative to the .bss section"
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080053 depends on ARM64
Andre Przywaraf5cb6c32020-09-30 17:39:18 +010054 default n if ARCH_QEMU
Andre Przywara12650e42020-09-30 17:39:15 +010055 default y if POSITION_INDEPENDENT
Stephen Warrene6c90442017-12-19 18:30:36 -070056 help
57 U-Boot typically uses a hard-coded value for the stack pointer
Masahiro Yamada382de4a2019-06-26 13:51:46 +090058 before relocation. Enable this option to instead calculate the
Stephen Warrene6c90442017-12-19 18:30:36 -070059 initial SP at run-time. This is useful to avoid hard-coding addresses
Robert P. J. Daye852b302019-12-25 06:34:07 -050060 into U-Boot, so that it can be loaded and executed at arbitrary
Masahiro Yamada382de4a2019-06-26 13:51:46 +090061 addresses and thus avoid using arbitrary addresses at runtime.
62
63 If this option is enabled, the early stack pointer is set to
64 &_bss_start with a offset value added. The offset is specified by
65 SYS_INIT_SP_BSS_OFFSET.
66
67config SYS_INIT_SP_BSS_OFFSET
68 int "Early stack offset from the .bss base address"
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080069 depends on ARM64
Masahiro Yamada382de4a2019-06-26 13:51:46 +090070 depends on INIT_SP_RELATIVE
71 default 524288
72 help
73 This option's value is the offset added to &_bss_start in order to
Stephen Warrene6c90442017-12-19 18:30:36 -070074 calculate the stack pointer. This offset should be large enough so
75 that the early malloc region, global data (gd), and early stack usage
76 do not overlap any appended DTB.
Stephen Warren8163faf2018-01-03 14:31:51 -070077
Pali Rohár372779a2022-04-06 16:20:18 +020078config SPL_SYS_NO_VECTOR_TABLE
79 depends on SPL
80 bool
81
Stephen Warren8163faf2018-01-03 14:31:51 -070082config LINUX_KERNEL_IMAGE_HEADER
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080083 depends on ARM64
Stephen Warren8163faf2018-01-03 14:31:51 -070084 bool
85 help
86 Place a Linux kernel image header at the start of the U-Boot binary.
87 The format of the header is described in the Linux kernel source at
88 Documentation/arm64/booting.txt. This feature is useful since the
89 image header reports the amount of memory (BSS and similar) that
90 U-Boot needs to use, but which isn't part of the binary.
91
Stephen Warren8163faf2018-01-03 14:31:51 -070092config LNX_KRNL_IMG_TEXT_OFFSET_BASE
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080093 depends on LINUX_KERNEL_IMAGE_HEADER
Stephen Warren8163faf2018-01-03 14:31:51 -070094 hex
95 help
96 The value subtracted from CONFIG_SYS_TEXT_BASE to calculate the
Robert P. J. Daye852b302019-12-25 06:34:07 -050097 TEXT_OFFSET value written to the Linux kernel image header.
Stephen Warren49e93872017-11-02 18:11:27 -060098
Tom Rini5afdcca2021-08-19 14:19:39 -040099config GICV2
100 bool
101
102config GICV3
103 bool
104
Bharat Kumar Reddy Gooty0bc43562019-12-16 09:09:43 -0800105config GIC_V3_ITS
106 bool "ARM GICV3 ITS"
Wasim Khan504f8642021-03-08 16:48:14 +0100107 select IRQ
Bharat Kumar Reddy Gooty0bc43562019-12-16 09:09:43 -0800108 help
109 ARM GICV3 Interrupt translation service (ITS).
110 Basic support for programming locality specific peripheral
111 interrupts (LPI) configuration tables and enable LPI tables.
112 LPI configuration table can be used by u-boot or Linux.
113 ARM GICV3 has limitation, once the LPI table is enabled, LPI
114 configuration table can not be re-programmed, unless GICV3 reset.
115
Stephen Warren49e93872017-11-02 18:11:27 -0600116config STATIC_RELA
117 bool
Andre Przywaraeabc0902020-09-30 17:39:13 +0100118 default y if ARM64
Stephen Warren49e93872017-11-02 18:11:27 -0600119
Lokesh Vutla37217f02016-03-24 16:02:00 +0530120config DMA_ADDR_T_64BIT
121 bool
122 default y if ARM64
123
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100124config HAS_VBAR
Tom Rinie009bfa2016-08-22 08:22:18 -0400125 bool
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100126
Albert ARIBAUD62e92072015-10-23 18:06:40 +0200127config HAS_THUMB2
Tom Rinie009bfa2016-08-22 08:22:18 -0400128 bool
Albert ARIBAUD62e92072015-10-23 18:06:40 +0200129
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900130config GPIO_EXTRA_HEADER
131 bool
132
Phil Edworthy111a6af2017-06-01 07:33:28 +0100133# Used for compatibility with asm files copied from the kernel
134config ARM_ASM_UNIFIED
135 bool
136 default y
137
138# Used for compatibility with asm files copied from the kernel
139config THUMB2_KERNEL
140 bool
141
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400142config SYS_ICACHE_OFF
143 bool "Do not enable icache"
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400144 help
145 Do not enable instruction cache in U-Boot.
146
Trevor Woerner10015022019-05-03 09:41:00 -0400147config SPL_SYS_ICACHE_OFF
148 bool "Do not enable icache in SPL"
149 depends on SPL
150 default SYS_ICACHE_OFF
151 help
152 Do not enable instruction cache in SPL.
153
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400154config SYS_DCACHE_OFF
155 bool "Do not enable dcache"
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400156 help
157 Do not enable data cache in U-Boot.
158
Trevor Woerner10015022019-05-03 09:41:00 -0400159config SPL_SYS_DCACHE_OFF
160 bool "Do not enable dcache in SPL"
161 depends on SPL
162 default SYS_DCACHE_OFF
163 help
164 Do not enable data cache in SPL.
165
Lokesh Vutlaf4bcd762018-04-26 18:21:28 +0530166config SYS_ARM_CACHE_CP15
167 bool "CP15 based cache enabling support"
168 help
169 Select this if your processor suports enabling caches by using
170 CP15 registers.
171
Lokesh Vutla7240b802018-04-26 18:21:27 +0530172config SYS_ARM_MMU
173 bool "MMU-based Paged Memory Management Support"
Lokesh Vutlaf4bcd762018-04-26 18:21:28 +0530174 select SYS_ARM_CACHE_CP15
Lokesh Vutla7240b802018-04-26 18:21:27 +0530175 help
176 Select if you want MMU-based virtualised addressing space
Robert P. J. Daye852b302019-12-25 06:34:07 -0500177 support via paged memory management.
Lokesh Vutla7240b802018-04-26 18:21:27 +0530178
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530179config SYS_ARM_MPU
180 bool 'Use the ARM v7 PMSA Compliant MPU'
181 help
182 Some ARM systems without an MMU have instead a Memory Protection
183 Unit (MPU) that defines the type and permissions for regions of
184 memory.
185 If your CPU has an MPU then you should choose 'y' here unless you
186 know that you do not want to use the MPU.
187
Tom Rini8dda2e22017-03-07 07:13:42 -0500188# If set, the workarounds for these ARM errata are applied early during U-Boot
189# startup. Note that in general these options force the workarounds to be
190# applied; no CPU-type/version detection exists, unlike the similar options in
191# the Linux kernel. Do not set these options unless they apply! Also note that
Robert P. J. Daye852b302019-12-25 06:34:07 -0500192# the following can be machine-specific errata. These do have ability to
193# provide rudimentary version and machine-specific checks, but expect no
Tom Rini8dda2e22017-03-07 07:13:42 -0500194# product checks:
195# CONFIG_ARM_ERRATA_430973
196# CONFIG_ARM_ERRATA_454179
197# CONFIG_ARM_ERRATA_621766
198# CONFIG_ARM_ERRATA_798870
199# CONFIG_ARM_ERRATA_801819
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500200# CONFIG_ARM_CORTEX_A8_CVE_2017_5715
Nishanth Menonc2ca3fd2018-06-12 15:24:09 -0500201# CONFIG_ARM_CORTEX_A15_CVE_2017_5715
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500202
Tom Rini8dda2e22017-03-07 07:13:42 -0500203config ARM_ERRATA_430973
204 bool
205
206config ARM_ERRATA_454179
207 bool
208
209config ARM_ERRATA_621766
210 bool
211
212config ARM_ERRATA_716044
213 bool
214
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200215config ARM_ERRATA_725233
216 bool
217
Tom Rini8dda2e22017-03-07 07:13:42 -0500218config ARM_ERRATA_742230
219 bool
220
221config ARM_ERRATA_743622
222 bool
223
224config ARM_ERRATA_751472
225 bool
226
227config ARM_ERRATA_761320
228 bool
229
230config ARM_ERRATA_773022
231 bool
232
233config ARM_ERRATA_774769
234 bool
235
236config ARM_ERRATA_794072
237 bool
238
239config ARM_ERRATA_798870
240 bool
241
242config ARM_ERRATA_801819
243 bool
244
245config ARM_ERRATA_826974
246 bool
247
248config ARM_ERRATA_828024
249 bool
250
251config ARM_ERRATA_829520
252 bool
253
254config ARM_ERRATA_833069
255 bool
256
257config ARM_ERRATA_833471
258 bool
259
Peng Fan11d94312017-08-08 13:34:52 +0800260config ARM_ERRATA_845369
Michal Simek6e7bdde2018-07-23 15:55:12 +0200261 bool
Peng Fan11d94312017-08-08 13:34:52 +0800262
Nisal Menuka87763502017-04-26 16:18:01 -0500263config ARM_ERRATA_852421
264 bool
265
266config ARM_ERRATA_852423
267 bool
268
Alison Wangab0ab542017-12-28 13:00:55 +0800269config ARM_ERRATA_855873
270 bool
271
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500272config ARM_CORTEX_A8_CVE_2017_5715
273 bool
274
Nishanth Menonc2ca3fd2018-06-12 15:24:09 -0500275config ARM_CORTEX_A15_CVE_2017_5715
276 bool
277
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100278config CPU_ARM720T
Tom Rinie009bfa2016-08-22 08:22:18 -0400279 bool
Tom Rini067716b2016-08-22 08:22:17 -0400280 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530281 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100282
283config CPU_ARM920T
Tom Rinie009bfa2016-08-22 08:22:18 -0400284 bool
Tom Rini067716b2016-08-22 08:22:17 -0400285 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530286 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100287
288config CPU_ARM926EJS
Tom Rinie009bfa2016-08-22 08:22:18 -0400289 bool
Tom Rini067716b2016-08-22 08:22:17 -0400290 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530291 imply SYS_ARM_MMU
Sean Anderson1dd56db2022-04-12 10:59:04 -0400292 imply SPL_SEPARATE_BSS
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100293
294config CPU_ARM946ES
Tom Rinie009bfa2016-08-22 08:22:18 -0400295 bool
Tom Rini067716b2016-08-22 08:22:17 -0400296 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530297 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100298
299config CPU_ARM1136
Tom Rinie009bfa2016-08-22 08:22:18 -0400300 bool
Tom Rini067716b2016-08-22 08:22:17 -0400301 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530302 imply SYS_ARM_MMU
Sean Anderson1dd56db2022-04-12 10:59:04 -0400303 imply SPL_SEPARATE_BSS
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100304
305config CPU_ARM1176
Tom Rinie009bfa2016-08-22 08:22:18 -0400306 bool
307 select HAS_VBAR
Tom Rini067716b2016-08-22 08:22:17 -0400308 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530309 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100310
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530311config CPU_V7A
Tom Rinie009bfa2016-08-22 08:22:18 -0400312 bool
Tom Rinie009bfa2016-08-22 08:22:18 -0400313 select HAS_THUMB2
Michal Simek5ed063d2018-07-23 15:55:13 +0200314 select HAS_VBAR
Tom Rini067716b2016-08-22 08:22:17 -0400315 select SYS_CACHE_SHIFT_6
Lokesh Vutla7240b802018-04-26 18:21:27 +0530316 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100317
rev13@wp.pl12d8a722015-03-01 12:44:39 +0100318config CPU_V7M
319 bool
Tom Rinie009bfa2016-08-22 08:22:18 -0400320 select HAS_THUMB2
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530321 select SYS_ARM_MPU
Michal Simek5ed063d2018-07-23 15:55:13 +0200322 select SYS_CACHE_SHIFT_5
Tom Riniea37f0b2018-05-07 20:46:52 -0400323 select SYS_THUMB_BUILD
Michal Simek5ed063d2018-07-23 15:55:13 +0200324 select THUMB2_KERNEL
rev13@wp.pl12d8a722015-03-01 12:44:39 +0100325
Michal Simek4bbd6b12018-04-26 18:21:29 +0530326config CPU_V7R
327 bool
328 select HAS_THUMB2
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530329 select SYS_ARM_CACHE_CP15
Michal Simek5ed063d2018-07-23 15:55:13 +0200330 select SYS_ARM_MPU
331 select SYS_CACHE_SHIFT_6
Michal Simek4bbd6b12018-04-26 18:21:29 +0530332
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100333config SYS_CPU
Tom Rinie009bfa2016-08-22 08:22:18 -0400334 default "arm720t" if CPU_ARM720T
335 default "arm920t" if CPU_ARM920T
336 default "arm926ejs" if CPU_ARM926EJS
337 default "arm946es" if CPU_ARM946ES
338 default "arm1136" if CPU_ARM1136
339 default "arm1176" if CPU_ARM1176
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530340 default "armv7" if CPU_V7A
Michal Simek4bbd6b12018-04-26 18:21:29 +0530341 default "armv7" if CPU_V7R
Tom Rinie009bfa2016-08-22 08:22:18 -0400342 default "armv7m" if CPU_V7M
Masahiro Yamada01541ee2014-11-06 11:39:27 +0900343 default "armv8" if ARM64
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100344
Marek Vasut66020a62016-05-26 18:01:36 +0200345config SYS_ARM_ARCH
346 int
347 default 4 if CPU_ARM720T
348 default 4 if CPU_ARM920T
349 default 5 if CPU_ARM926EJS
350 default 5 if CPU_ARM946ES
351 default 6 if CPU_ARM1136
352 default 6 if CPU_ARM1176
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530353 default 7 if CPU_V7A
Marek Vasut66020a62016-05-26 18:01:36 +0200354 default 7 if CPU_V7M
Michal Simek4bbd6b12018-04-26 18:21:29 +0530355 default 7 if CPU_V7R
Marek Vasut66020a62016-05-26 18:01:36 +0200356 default 8 if ARM64
357
Patrick Delaunayf8dc7f22020-04-10 16:02:02 +0200358choice
359 prompt "Select the ARM data write cache policy"
Tom Rinia457ebd2022-06-25 11:02:42 -0400360 default SYS_ARM_CACHE_WRITETHROUGH if TARGET_BCMCYGNUS || RZA1
Patrick Delaunayf8dc7f22020-04-10 16:02:02 +0200361 default SYS_ARM_CACHE_WRITEBACK
362
363config SYS_ARM_CACHE_WRITEBACK
364 bool "Write-back (WB)"
365 help
366 A write updates the cache only and marks the cache line as dirty.
367 External memory is updated only when the line is evicted or explicitly
368 cleaned.
369
370config SYS_ARM_CACHE_WRITETHROUGH
371 bool "Write-through (WT)"
372 help
373 A write updates both the cache and the external memory system.
374 This does not mark the cache line as dirty.
375
376config SYS_ARM_CACHE_WRITEALLOC
377 bool "Write allocation (WA)"
378 help
379 A cache line is allocated on a write miss. This means that executing a
380 store instruction on the processor might cause a burst read to occur.
381 There is a linefill to obtain the data for the cache line, before the
382 write is performed.
383endchoice
384
Pali Rohár948da772022-05-06 11:05:13 +0200385config ARCH_VERY_EARLY_INIT
386 bool
387
388config SPL_ARCH_VERY_EARLY_INIT
389 bool
390
Adam Ford1bf33012019-08-14 08:29:25 -0500391config ARCH_CPU_INIT
392 bool "Enable ARCH_CPU_INIT"
393 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500394 Some architectures require a call to arch_cpu_init().
Adam Ford1bf33012019-08-14 08:29:25 -0500395 Say Y here to enable it
396
Andre Przywara7842b6a2018-04-12 04:24:46 +0300397config SYS_ARCH_TIMER
398 bool "ARM Generic Timer support"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530399 depends on CPU_V7A || ARM64
Andre Przywara7842b6a2018-04-12 04:24:46 +0300400 default y if ARM64
401 help
402 The ARM Generic Timer (aka arch-timer) provides an architected
403 interface to a timer source on an SoC.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500404 It is mandatory for ARMv8 implementation and widely available
Andre Przywara7842b6a2018-04-12 04:24:46 +0300405 on ARMv7 systems.
406
Masahiro Yamadac54bcf62017-04-14 11:10:23 +0900407config ARM_SMCCC
408 bool "Support for ARM SMC Calling Convention (SMCCC)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530409 depends on CPU_V7A || ARM64
Masahiro Yamada573a3812017-04-14 11:10:24 +0900410 select ARM_PSCI_FW
Masahiro Yamadac54bcf62017-04-14 11:10:23 +0900411 help
412 Say Y here if you want to enable ARM SMC Calling Convention.
413 This should be enabled if U-Boot needs to communicate with system
414 firmware (for example, PSCI) according to SMCCC.
415
Linus Walleijf91afc42015-01-23 11:50:53 +0100416config SEMIHOSTING
Sean Anderson8e1c9fe2022-03-22 16:59:19 -0400417 bool "Support ARM semihosting"
Linus Walleijf91afc42015-01-23 11:50:53 +0100418 help
Sean Anderson8e1c9fe2022-03-22 16:59:19 -0400419 Semihosting is a method for a target to communicate with a host
420 debugger. It uses special instructions which the debugger will trap
421 on and interpret. This allows U-Boot to read/write files, print to
422 the console, and execute arbitrary commands on the host system.
423
424 Enabling this option will add support for reading and writing files
425 on the host system. If you don't have a debugger attached then trying
426 to do this will likely cause U-Boot to hang. Say 'n' if you are unsure.
427
Sean Anderson385d69d2022-03-22 16:59:30 -0400428config SEMIHOSTING_FALLBACK
429 bool "Recover gracefully when semihosting fails"
430 depends on SEMIHOSTING && ARM64
431 default y
432 help
433 Normally, if U-Boot makes a semihosting call and no debugger is
434 attached, then it will panic due to a synchronous abort
435 exception. This config adds an exception handler which will allow
436 U-Boot to recover. Say 'y' if unsure.
437
Sean Anderson8e1c9fe2022-03-22 16:59:19 -0400438config SPL_SEMIHOSTING
439 bool "Support ARM semihosting in SPL"
440 depends on SPL
441 help
442 Semihosting is a method for a target to communicate with a host
443 debugger. It uses special instructions which the debugger will trap
444 on and interpret. This allows U-Boot to read/write files, print to
445 the console, and execute arbitrary commands on the host system.
446
447 Enabling this option will add support for reading and writing files
448 on the host system. If you don't have a debugger attached then trying
449 to do this will likely cause U-Boot to hang. Say 'n' if you are unsure.
Linus Walleijf91afc42015-01-23 11:50:53 +0100450
Sean Anderson385d69d2022-03-22 16:59:30 -0400451config SPL_SEMIHOSTING_FALLBACK
452 bool "Recover gracefully when semihosting fails in SPL"
453 depends on SPL_SEMIHOSTING && ARM64
454 select ARMV8_SPL_EXCEPTION_VECTORS
455 default y
456 help
457 Normally, if U-Boot makes a semihosting call and no debugger is
458 attached, then it will panic due to a synchronous abort
459 exception. This config adds an exception handler which will allow
460 U-Boot to recover. Say 'y' if unsure.
461
Tom Rini3a649402017-03-18 09:01:44 -0400462config SYS_THUMB_BUILD
463 bool "Build U-Boot using the Thumb instruction set"
464 depends on !ARM64
465 help
466 Use this flag to build U-Boot using the Thumb instruction set for
467 ARM architectures. Thumb instruction set provides better code
468 density. For ARM architectures that support Thumb2 this flag will
469 result in Thumb2 code generated by GCC.
470
471config SPL_SYS_THUMB_BUILD
472 bool "Build SPL using the Thumb instruction set"
473 default y if SYS_THUMB_BUILD
Adam Ford05705562019-08-13 14:32:30 -0500474 depends on !ARM64 && SPL
Tom Rini3a649402017-03-18 09:01:44 -0400475 help
476 Use this flag to build SPL using the Thumb instruction set for
477 ARM architectures. Thumb instruction set provides better code
478 density. For ARM architectures that support Thumb2 this flag will
479 result in Thumb2 code generated by GCC.
480
Kever Yang1e32c512019-04-02 20:41:20 +0800481config TPL_SYS_THUMB_BUILD
482 bool "Build TPL using the Thumb instruction set"
483 default y if SYS_THUMB_BUILD
484 depends on TPL && !ARM64
485 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500486 Use this flag to build TPL using the Thumb instruction set for
Kever Yang1e32c512019-04-02 20:41:20 +0800487 ARM architectures. Thumb instruction set provides better code
488 density. For ARM architectures that support Thumb2 this flag will
489 result in Thumb2 code generated by GCC.
490
Philip Oberfichtner11168882022-08-17 15:07:12 +0200491config SYS_L2_PL310
492 bool "ARM PL310 L2 cache controller"
493 help
494 Enable support for ARM PL310 L2 cache controller in U-Boot
Kever Yang1e32c512019-04-02 20:41:20 +0800495
Philip Oberfichtnerb6664ea2022-08-17 15:07:13 +0200496config SPL_SYS_L2_PL310
497 bool "ARM PL310 L2 cache controller in SPL"
498 help
499 Enable support for ARM PL310 L2 cache controller in SPL
500
Peng Fanf3e9bec2015-08-19 15:48:57 +0800501config SYS_L2CACHE_OFF
502 bool "L2cache off"
503 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500504 If SoC does not support L2CACHE or one does not want to enable
Peng Fanf3e9bec2015-08-19 15:48:57 +0800505 L2CACHE, choose this option.
506
Andre Przywaracdaa6332016-05-31 10:45:06 -0700507config ENABLE_ARM_SOC_BOOT0_HOOK
508 bool "prepare BOOT0 header"
509 help
510 If the SoC's BOOT0 requires a header area filled with (magic)
Simon Goldschmidt7d531e82018-02-13 13:18:00 +0100511 values, then choose this option, and create a file included as
512 <asm/arch/boot0.h> which contains the required assembler code.
Andre Przywaracdaa6332016-05-31 10:45:06 -0700513
Fabio Estevambe725912016-12-15 19:30:40 -0200514config USE_ARCH_MEMCPY
515 bool "Use an assembly optimized implementation of memcpy"
Stefan Roese4e062fc2021-09-02 17:00:19 +0200516 default y if !ARM64
517 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400))
Tom Rini40d55342017-01-12 13:16:02 -0500518 help
519 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500520 Such an implementation may be faster under some conditions
Tom Rini40d55342017-01-12 13:16:02 -0500521 but may increase the binary size.
522
523config SPL_USE_ARCH_MEMCPY
Andy Yanf8136e62017-06-28 16:27:37 +0800524 bool "Use an assembly optimized implementation of memcpy for SPL"
Tom Rini40d55342017-01-12 13:16:02 -0500525 default y if USE_ARCH_MEMCPY
Stefan Roese4e062fc2021-09-02 17:00:19 +0200526 depends on SPL
Fabio Estevambe725912016-12-15 19:30:40 -0200527 help
528 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500529 Such an implementation may be faster under some conditions
Fabio Estevambe725912016-12-15 19:30:40 -0200530 but may increase the binary size.
531
Kever Yang1e32c512019-04-02 20:41:20 +0800532config TPL_USE_ARCH_MEMCPY
533 bool "Use an assembly optimized implementation of memcpy for TPL"
534 default y if USE_ARCH_MEMCPY
Stefan Roese4e062fc2021-09-02 17:00:19 +0200535 depends on TPL
Kever Yang1e32c512019-04-02 20:41:20 +0800536 help
537 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500538 Such an implementation may be faster under some conditions
Kever Yang1e32c512019-04-02 20:41:20 +0800539 but may increase the binary size.
540
Stefan Roese4e062fc2021-09-02 17:00:19 +0200541config USE_ARCH_MEMMOVE
542 bool "Use an assembly optimized implementation of memmove" if !ARM64
543 default USE_ARCH_MEMCPY if ARM64
544 depends on ARM64
545 help
546 Enable the generation of an optimized version of memmove.
547 Such an implementation may be faster under some conditions
548 but may increase the binary size.
549
550config SPL_USE_ARCH_MEMMOVE
551 bool "Use an assembly optimized implementation of memmove for SPL" if !ARM64
552 default SPL_USE_ARCH_MEMCPY if ARM64
553 depends on SPL && ARM64
554 help
555 Enable the generation of an optimized version of memmove.
556 Such an implementation may be faster under some conditions
557 but may increase the binary size.
558
559config TPL_USE_ARCH_MEMMOVE
560 bool "Use an assembly optimized implementation of memmove for TPL" if !ARM64
561 default TPL_USE_ARCH_MEMCPY if ARM64
562 depends on TPL && ARM64
563 help
564 Enable the generation of an optimized version of memmove.
565 Such an implementation may be faster under some conditions
566 but may increase the binary size.
567
Fabio Estevambe725912016-12-15 19:30:40 -0200568config USE_ARCH_MEMSET
569 bool "Use an assembly optimized implementation of memset"
Stefan Roese4e062fc2021-09-02 17:00:19 +0200570 default y if !ARM64
571 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400))
Tom Rini40d55342017-01-12 13:16:02 -0500572 help
573 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500574 Such an implementation may be faster under some conditions
Tom Rini40d55342017-01-12 13:16:02 -0500575 but may increase the binary size.
576
577config SPL_USE_ARCH_MEMSET
Andy Yanf8136e62017-06-28 16:27:37 +0800578 bool "Use an assembly optimized implementation of memset for SPL"
Tom Rini40d55342017-01-12 13:16:02 -0500579 default y if USE_ARCH_MEMSET
Stefan Roese4e062fc2021-09-02 17:00:19 +0200580 depends on SPL
Fabio Estevambe725912016-12-15 19:30:40 -0200581 help
582 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500583 Such an implementation may be faster under some conditions
Fabio Estevambe725912016-12-15 19:30:40 -0200584 but may increase the binary size.
585
Kever Yang1e32c512019-04-02 20:41:20 +0800586config TPL_USE_ARCH_MEMSET
587 bool "Use an assembly optimized implementation of memset for TPL"
588 default y if USE_ARCH_MEMSET
Stefan Roese4e062fc2021-09-02 17:00:19 +0200589 depends on TPL
Kever Yang1e32c512019-04-02 20:41:20 +0800590 help
591 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500592 Such an implementation may be faster under some conditions
Kever Yang1e32c512019-04-02 20:41:20 +0800593 but may increase the binary size.
594
Alison Wangec6617c2016-11-10 10:49:03 +0800595config ARM64_SUPPORT_AARCH32
596 bool "ARM64 system support AArch32 execution state"
Adam Ford05705562019-08-13 14:32:30 -0500597 depends on ARM64
598 default y if !TARGET_THUNDERX_88XX
Alison Wangec6617c2016-11-10 10:49:03 +0800599 help
600 This ARM64 system supports AArch32 execution state.
601
Tom Rini24ec3de2022-06-10 22:59:33 -0400602config S5P
603 def_bool y if ARCH_EXYNOS || ARCH_S5PC1XX
604
Masahiro Yamadadd840582014-07-30 14:08:14 +0900605choice
606 prompt "Target select"
Simon Glassb928e652015-08-30 19:19:30 -0600607 default TARGET_HIKEY
Masahiro Yamadadd840582014-07-30 14:08:14 +0900608
Masahiro Yamada4614b892015-02-20 17:04:01 +0900609config ARCH_AT91
610 bool "Atmel AT91"
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900611 select GPIO_EXTRA_HEADER
Tom Rinif58e9462018-05-10 07:15:52 -0400612 select SPL_BOARD_INIT if SPL && !TARGET_SMARTWEB
Gregory CLEMENTc7c120c2020-06-05 10:43:36 +0200613 select SPL_SEPARATE_BSS if SPL
Masahiro Yamadadd840582014-07-30 14:08:14 +0900614
Masahiro Yamada3491ba62014-08-31 07:11:01 +0900615config ARCH_DAVINCI
616 bool "TI DaVinci"
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100617 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900618 select GPIO_EXTRA_HEADER
Lukasz Majewski56c40462020-06-04 23:11:53 +0800619 select SPL_DM_SPI if SPL
Simon Glass15dc63d2017-08-04 16:34:43 -0600620 imply CMD_SAVES
Masahiro Yamada3491ba62014-08-31 07:11:01 +0900621 help
622 Support for TI's DaVinci platform.
Masahiro Yamadadd840582014-07-30 14:08:14 +0900623
Trevor Woernerbb0fb4c2020-05-06 08:02:40 -0400624config ARCH_KIRKWOOD
Masahiro Yamada47539e22014-08-31 07:10:59 +0900625 bool "Marvell Kirkwood"
Simon Glass45856012017-01-23 13:31:21 -0700626 select ARCH_MISC_INIT
Michal Simek5ed063d2018-07-23 15:55:13 +0200627 select BOARD_EARLY_INIT_F
628 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900629 select GPIO_EXTRA_HEADER
Masahiro Yamadadd840582014-07-30 14:08:14 +0900630
Stefan Roesec3d89142015-08-25 13:18:38 +0200631config ARCH_MVEBU
Stefan Roese21b29fc2016-05-25 08:13:45 +0200632 bool "Marvell MVEBU family (Armada XP/375/38x/3700/7K/8K)"
Stefan Roese9cffb232015-09-01 11:27:52 +0200633 select DM
Stefan Roesee3b9c982015-11-19 07:46:15 +0100634 select DM_ETH
Stefan Roese1d51ea12015-09-02 08:41:41 +0200635 select DM_SERIAL
Stefan Roese09a54c02015-11-20 13:51:57 +0100636 select DM_SPI
637 select DM_SPI_FLASH
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900638 select GPIO_EXTRA_HEADER
Lukasz Majewski56c40462020-06-04 23:11:53 +0800639 select SPL_DM_SPI if SPL
640 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +0200641 select OF_CONTROL
642 select OF_SEPARATE
Adam Fordf1b1f772018-04-15 13:51:26 -0400643 select SPI
Michal Simek08a00cb2018-07-23 15:55:14 +0200644 imply CMD_DM
Stefan Roesea4884832014-10-22 12:13:19 +0200645
Trevor Woernerb16a3312020-05-06 08:02:38 -0400646config ARCH_ORION5X
Masahiro Yamada22f2be72014-08-31 07:11:06 +0900647 bool "Marvell Orion"
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100648 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900649 select GPIO_EXTRA_HEADER
Sean Anderson1dd56db2022-04-12 10:59:04 -0400650 select SPL_SEPARATE_BSS if SPL
Masahiro Yamadadd840582014-07-30 14:08:14 +0900651
Vikas Manocha9fa32b12014-11-18 10:42:22 -0800652config TARGET_STV0991
653 bool "Support stv0991"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530654 select CPU_V7A
Masahiro Yamadacac0ca72015-03-31 12:48:01 +0900655 select DM
656 select DM_SERIAL
Vikas Manochae67abca2015-07-02 18:29:41 -0700657 select DM_SPI
658 select DM_SPI_FLASH
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900659 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +0200660 select PL01X_SERIAL
Adam Fordf1b1f772018-04-15 13:51:26 -0400661 select SPI
Vikas Manochae67abca2015-07-02 18:29:41 -0700662 select SPI_FLASH
Michal Simek08a00cb2018-07-23 15:55:14 +0200663 imply CMD_DM
Vikas Manocha9fa32b12014-11-18 10:42:22 -0800664
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +0900665config ARCH_BCM283X
666 bool "Broadcom BCM283X family"
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900667 select DM
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900668 select DM_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +0200669 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900670 select GPIO_EXTRA_HEADER
Fabian Vogt76709092016-09-26 14:26:51 +0200671 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +0100672 select PL01X_SERIAL
Alexander Grafae5326a2018-01-29 13:57:20 +0100673 select SERIAL_SEARCH_ALL
Michal Simek08a00cb2018-07-23 15:55:14 +0200674 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -0400675 imply FAT_WRITE
Stephen Warren46414292015-02-16 12:16:15 -0700676
Philippe Reynesea1a7de2019-01-31 18:57:35 +0100677config ARCH_BCM63158
678 bool "Broadcom BCM63158 family"
679 select DM
680 select OF_CONTROL
681 imply CMD_DM
682
Philippe Reynes1d5555f2022-02-11 19:18:34 +0100683config ARCH_BCM6753
684 bool "Broadcom BCM6753 family"
685 select CPU_V7A
686 select DM
687 select OF_CONTROL
688 imply CMD_DM
689
Philippe Reynes6454e952020-01-07 20:14:10 +0100690config ARCH_BCM68360
691 bool "Broadcom BCM68360 family"
692 select DM
693 select OF_CONTROL
694 imply CMD_DM
695
Philippe Reynes40b59b02018-10-11 18:31:58 +0200696config ARCH_BCM6858
697 bool "Broadcom BCM6858 family"
698 select DM
699 select OF_CONTROL
700 imply CMD_DM
701
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400702config ARCH_BCMSTB
703 bool "Broadcom BCM7XXX family"
704 select CPU_V7A
705 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900706 select GPIO_EXTRA_HEADER
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400707 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +0200708 imply CMD_DM
Simon Glass239d22c2021-12-16 20:59:36 -0700709 imply OF_HAS_PRIOR_STAGE
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400710 help
711 This enables support for Broadcom ARM-based set-top box
712 chipsets, including the 7445 family of chips.
713
William Zhangf8209d32022-05-09 09:28:02 -0700714config ARCH_BCMBCA
715 bool "Broadcom broadband chip family"
716 select DM
717 select OF_CONTROL
718
Kristian Amlie15e30102021-09-07 08:37:51 +0200719config TARGET_VEXPRESS_CA9X4
720 bool "Support vexpress_ca9x4"
721 select CPU_V7A
722 select PL011_SERIAL
723
Steve Raeabb16782014-11-11 11:32:18 -0800724config TARGET_BCMCYGNUS
725 bool "Support bcmcygnus"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530726 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900727 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +0200728 imply BCM_SF2_ETH
729 imply BCM_SF2_ETH_GMAC
Simon Glass551c3932017-05-17 03:25:25 -0600730 imply CMD_HASH
Michal Simek5ed063d2018-07-23 15:55:13 +0200731 imply CRC32_VERIFY
Tom Rini91d27a12017-06-02 11:03:50 -0400732 imply FAT_WRITE
Daniel Thompson221a9492017-05-19 17:26:58 +0100733 imply HASH_VERIFY
Suji Velupillaic89782d2017-07-10 14:05:41 -0700734 imply NETDEVICES
Steve Rae9dec5272014-08-11 13:58:26 -0700735
Jon Mason274bced2017-03-17 12:12:14 -0400736config TARGET_BCMNS2
737 bool "Support Broadcom Northstar2"
738 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900739 select GPIO_EXTRA_HEADER
Jon Mason274bced2017-03-17 12:12:14 -0400740 help
741 Support for Broadcom Northstar 2 SoCs. NS2 is a quad-core 64-bit
742 ARMv8 Cortex-A57 processors targeting a broad range of networking
Robert P. J. Daye852b302019-12-25 06:34:07 -0500743 applications.
Jon Mason274bced2017-03-17 12:12:14 -0400744
Rayagonda Kokatanur291635a2020-07-15 22:48:55 +0530745config TARGET_BCMNS3
746 bool "Support Broadcom NS3"
747 select ARM64
748 select BOARD_LATE_INIT
749 help
750 Support for Broadcom Northstar 3 SoCs. NS3 is a octo-core 64-bit
751 ARMv8 Cortex-A72 processors targeting a broad range of networking
752 applications.
753
Masahiro Yamada72df68c2014-08-31 07:11:00 +0900754config ARCH_EXYNOS
755 bool "Samsung EXYNOS"
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900756 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +0200757 select DM_GPIO
Simon Glassfc47cf92016-11-23 06:34:40 -0700758 select DM_I2C
Simon Glass5e19f4a2021-07-18 19:02:40 -0600759 select DM_ETH
Michal Simek5ed063d2018-07-23 15:55:13 +0200760 select DM_KEYBOARD
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900761 select DM_SERIAL
762 select DM_SPI
Michal Simek5ed063d2018-07-23 15:55:13 +0200763 select DM_SPI_FLASH
Adam Fordf1b1f772018-04-15 13:51:26 -0400764 select SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900765 select GPIO_EXTRA_HEADER
Guillaume GARDETc96d9032018-11-20 14:15:13 +0100766 imply SYS_THUMB_BUILD
Michal Simek08a00cb2018-07-23 15:55:14 +0200767 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -0400768 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900769
Simon Glass311757b2014-10-07 22:01:50 -0600770config ARCH_S5PC1XX
771 bool "Samsung S5PC1XX"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530772 select CPU_V7A
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900773 select DM
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900774 select DM_GPIO
Simon Glass08848e92016-11-23 06:34:41 -0700775 select DM_I2C
Michal Simek5ed063d2018-07-23 15:55:13 +0200776 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900777 select GPIO_EXTRA_HEADER
Michal Simek08a00cb2018-07-23 15:55:14 +0200778 imply CMD_DM
Simon Glass311757b2014-10-07 22:01:50 -0600779
Masahiro Yamadaef2b6942014-08-31 07:11:07 +0900780config ARCH_HIGHBANK
781 bool "Calxeda Highbank"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530782 select CPU_V7A
Andre Przywara109552d2021-04-12 01:04:51 +0100783 select PL01X_SERIAL
784 select DM
785 select DM_SERIAL
786 select OF_CONTROL
Andre Przywara109552d2021-04-12 01:04:51 +0100787 select CLK
788 select CLK_CCF
789 select AHCI
Andre Przywaradebb07b2021-04-12 01:04:52 +0100790 select DM_ETH
Andre Przywara1238d012021-04-12 01:04:54 +0100791 select PHYS_64BIT
Simon Glass239d22c2021-12-16 20:59:36 -0700792 imply OF_HAS_PRIOR_STAGE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900793
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +0900794config ARCH_INTEGRATOR
795 bool "ARM Ltd. Integrator family"
Linus Walleij3f394e72015-07-27 11:22:48 +0200796 select DM
797 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900798 select GPIO_EXTRA_HEADER
Alexander Grafcf2c7782018-01-25 12:05:52 +0100799 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +0200800 imply CMD_DM
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +0900801
Robert Markoe479a7d2020-07-06 10:37:54 +0200802config ARCH_IPQ40XX
803 bool "Qualcomm IPQ40xx SoCs"
804 select CPU_V7A
805 select DM
806 select DM_GPIO
807 select DM_SERIAL
Robert Marko496a3aa2020-09-10 16:00:03 +0200808 select DM_RESET
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900809 select GPIO_EXTRA_HEADER
Robert Marko6ef099b2020-09-10 16:00:01 +0200810 select MSM_SMEM
Robert Markoe479a7d2020-07-06 10:37:54 +0200811 select PINCTRL
812 select CLK
Robert Marko6ef099b2020-09-10 16:00:01 +0200813 select SMEM
Robert Markoe479a7d2020-07-06 10:37:54 +0200814 select OF_CONTROL
815 imply CMD_DM
816
Masahiro Yamadac338f092014-08-31 07:11:05 +0900817config ARCH_KEYSTONE
818 bool "TI Keystone"
Michal Simek5ed063d2018-07-23 15:55:13 +0200819 select CMD_POWEROFF
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530820 select CPU_V7A
Tom Rini222d22a2021-08-21 13:50:16 -0400821 select DDR_SPD
Masahiro Yamada02627352014-10-20 17:45:56 +0900822 select SUPPORT_SPL
Andre Przywara7842b6a2018-04-12 04:24:46 +0300823 select SYS_ARCH_TIMER
Michal Simek5ed063d2018-07-23 15:55:13 +0200824 select SYS_THUMB_BUILD
Tom Rinid56b4b12017-07-22 18:36:16 -0400825 imply CMD_MTDPARTS
Simon Glass15dc63d2017-08-04 16:34:43 -0600826 imply CMD_SAVES
Michal Simek5ed063d2018-07-23 15:55:13 +0200827 imply FIT
Masahiro Yamadadd840582014-07-30 14:08:14 +0900828
Lokesh Vutla586bde92018-08-27 15:57:08 +0530829config ARCH_K3
830 bool "Texas Instruments' K3 Architecture"
831 select SPL
832 select SUPPORT_SPL
833 select FIT
834
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900835config ARCH_OMAP2PLUS
836 bool "TI OMAP2+"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530837 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900838 select GPIO_EXTRA_HEADER
Ley Foon Tan0680f1b2017-05-03 17:13:32 +0800839 select SPL_BOARD_INIT if SPL
Tom Riniff6c3122017-09-17 11:44:49 -0400840 select SPL_STACK_R if SPL
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900841 select SUPPORT_SPL
Dario Binacchi92cc4e12020-12-30 00:06:29 +0100842 imply TI_SYSC if DM && OF_CONTROL
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900843 imply FIT
Simon Glass7fe32b32022-03-04 08:43:05 -0700844 imply DM_EVENT
Sean Anderson1dd56db2022-04-12 10:59:04 -0400845 imply SPL_SEPARATE_BSS
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900846
Beniamino Galvanibfcef282016-05-08 08:30:16 +0200847config ARCH_MESON
848 bool "Amlogic Meson"
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900849 select GPIO_EXTRA_HEADER
Masahiro Yamada7325f6c2018-04-25 18:47:52 +0900850 imply DISTRO_DEFAULTS
Heinrich Schuchardt6da749d2020-04-05 12:20:23 +0200851 imply DM_RNG
Beniamino Galvanibfcef282016-05-08 08:30:16 +0200852 help
853 Support for the Meson SoC family developed by Amlogic Inc.,
854 targeted at media players and tablet computers. We currently
855 support the S905 (GXBaby) 64-bit SoC.
856
Ryder Leecbd2fba2018-11-15 10:07:52 +0800857config ARCH_MEDIATEK
858 bool "MediaTek SoCs"
Ryder Leecbd2fba2018-11-15 10:07:52 +0800859 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900860 select GPIO_EXTRA_HEADER
Ryder Leecbd2fba2018-11-15 10:07:52 +0800861 select OF_CONTROL
862 select SPL_DM if SPL
863 select SPL_LIBCOMMON_SUPPORT if SPL
864 select SPL_LIBGENERIC_SUPPORT if SPL
865 select SPL_OF_CONTROL if SPL
866 select SUPPORT_SPL
867 help
868 Support for the MediaTek SoCs family developed by MediaTek Inc.
869 Please refer to doc/README.mediatek for more information.
870
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +0300871config ARCH_LPC32XX
872 bool "NXP LPC32xx platform"
873 select CPU_ARM926EJS
874 select DM
875 select DM_GPIO
876 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900877 select GPIO_EXTRA_HEADER
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +0300878 select SPL_DM if SPL
879 select SUPPORT_SPL
880 imply CMD_DM
881
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200882config ARCH_IMX8
883 bool "NXP i.MX8 platform"
884 select ARM64
Gaurav Jaincb5d0412022-03-24 11:50:33 +0530885 select SYS_FSL_HAS_SEC
886 select SYS_FSL_SEC_COMPAT_4
887 select SYS_FSL_SEC_LE
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200888 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900889 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400890 select MACH_IMX
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200891 select OF_CONTROL
Ye Li9a273852019-07-12 09:33:52 +0000892 select ENABLE_ARM_SOC_BOOT0_HOOK
Simon Glass7fe32b32022-03-04 08:43:05 -0700893 imply DM_EVENT
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200894
Peng Fancd357ad2018-11-20 10:19:25 +0000895config ARCH_IMX8M
Peng Fan7a7391f2018-01-10 13:20:19 +0800896 bool "NXP i.MX8M platform"
897 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900898 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400899 select MACH_IMX
Gaurav Jain2cddfcb2022-03-24 11:50:27 +0530900 select SYS_FSL_HAS_SEC
Aymen Sghaier940d36d2021-03-25 17:30:25 +0800901 select SYS_FSL_SEC_COMPAT_4
902 select SYS_FSL_SEC_LE
Tom Rini15e7b762021-08-18 23:12:33 -0400903 select SYS_I2C_MXC
Peng Fan7a7391f2018-01-10 13:20:19 +0800904 select DM
905 select SUPPORT_SPL
Michal Simek08a00cb2018-07-23 15:55:14 +0200906 imply CMD_DM
Simon Glass7fe32b32022-03-04 08:43:05 -0700907 imply DM_EVENT
Peng Fan7a7391f2018-01-10 13:20:19 +0800908
Peng Fan19b990b2021-08-07 16:00:30 +0800909config ARCH_IMX8ULP
910 bool "NXP i.MX8ULP platform"
911 select ARM64
912 select DM
Tom Rini0c2729e2021-08-24 20:40:59 -0400913 select MACH_IMX
Peng Fan19b990b2021-08-07 16:00:30 +0800914 select OF_CONTROL
915 select SUPPORT_SPL
916 select GPIO_EXTRA_HEADER
Ye Li03fcf962022-07-26 16:40:49 +0800917 select MISC
918 select IMX_SENTINEL
Peng Fan19b990b2021-08-07 16:00:30 +0800919 imply CMD_DM
Simon Glass7fe32b32022-03-04 08:43:05 -0700920 imply DM_EVENT
Peng Fan19b990b2021-08-07 16:00:30 +0800921
Peng Fan881df6e2022-07-26 16:40:39 +0800922config ARCH_IMX9
923 bool "NXP i.MX9 platform"
924 select ARM64
925 select DM
926 select MACH_IMX
927 select SUPPORT_SPL
Ye Li12f23222022-07-26 16:41:01 +0800928 select GPIO_EXTRA_HEADER
Ye Li03fcf962022-07-26 16:40:49 +0800929 select MISC
930 select IMX_SENTINEL
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100931 imply CMD_DM
932 imply DM_EVENT
933
934config ARCH_IMXRT
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900935 bool "NXP i.MXRT platform"
Tom Rini0c2729e2021-08-24 20:40:59 -0400936 select CPU_V7M
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100937 select DM
938 select DM_SERIAL
939 select GPIO_EXTRA_HEADER
Stefan Agnerc5343d42018-02-06 09:44:34 +0100940 select MACH_IMX
941 select SUPPORT_SPL
942 imply CMD_DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900943
Tom Rini0c2729e2021-08-24 20:40:59 -0400944config ARCH_MX23
Stefan Agnerc5343d42018-02-06 09:44:34 +0100945 bool "NXP i.MX23 family"
946 select CPU_ARM926EJS
947 select GPIO_EXTRA_HEADER
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100948 select MACH_IMX
949 select PL011_SERIAL
950 select SUPPORT_SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900951
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100952config ARCH_MX28
Tom Rini0c2729e2021-08-24 20:40:59 -0400953 bool "NXP i.MX28 family"
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100954 select CPU_ARM926EJS
955 select GPIO_EXTRA_HEADER
Magnus Lilja3159ec62018-05-11 14:06:54 +0200956 select PL011_SERIAL
957 select MACH_IMX
958 select SUPPORT_SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900959
Tom Rini0c2729e2021-08-24 20:40:59 -0400960config ARCH_MX31
Magnus Lilja3159ec62018-05-11 14:06:54 +0200961 bool "NXP i.MX31 family"
Peng Fane90a08d2017-02-22 16:21:39 +0800962 select CPU_ARM1136
Michal Simek6e7bdde2018-07-23 15:55:12 +0200963 select GPIO_EXTRA_HEADER
Tom Rini6d21dd32022-02-25 11:19:47 -0500964 select MACH_IMX
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530965
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900966config ARCH_MX7ULP
Tom Rini0c2729e2021-08-24 20:40:59 -0400967 bool "NXP MX7ULP"
Franck LENORMANDb5438002021-03-25 17:30:23 +0800968 select BOARD_POSTCLK_INIT
969 select CPU_V7A
970 select GPIO_EXTRA_HEADER
Peng Fane90a08d2017-02-22 16:21:39 +0800971 select MACH_IMX
Gaurav Jain75d3a9f2022-03-24 11:50:31 +0530972 select SYS_FSL_HAS_SEC
Adam Ford8bbff6a2018-02-04 09:32:43 -0600973 select SYS_FSL_SEC_COMPAT_4
Tom Rini44ad4962019-12-03 09:28:03 -0500974 select SYS_FSL_SEC_LE
Peng Fane90a08d2017-02-22 16:21:39 +0800975 select ROM_UNIFIED_SECTIONS
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500976 imply MXC_GPIO
977 imply SYS_THUMB_BUILD
Michal Simek5ed063d2018-07-23 15:55:13 +0200978
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530979config ARCH_MX7
Stefano Babicd714a752019-09-20 08:47:53 +0200980 bool "Freescale MX7"
York Sun2c2e2c92016-12-28 08:43:30 -0800981 select ARCH_MISC_INIT
York Sun90b80382016-12-28 08:43:31 -0800982 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900983 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400984 select MACH_IMX
Gaurav Jain4f1375d2022-03-24 11:50:30 +0530985 select SYS_FSL_HAS_SEC
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500986 select SYS_FSL_SEC_COMPAT_4
987 select SYS_FSL_SEC_LE
Marek Vasut72041602020-05-22 01:13:00 +0200988 imply BOARD_EARLY_INIT_F
Adam Ford8bbff6a2018-02-04 09:32:43 -0600989 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500990 imply SYS_THUMB_BUILD
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500991
Boris BREZILLON89ebc822015-03-04 13:13:03 +0100992config ARCH_MX6
993 bool "Freescale MX6"
Tom Rini6d21dd32022-02-25 11:19:47 -0500994 select BOARD_POSTCLK_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530995 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900996 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400997 select MACH_IMX
Heinrich Schuchardt90865612020-06-26 19:57:55 +0200998 select SYS_FSL_HAS_SEC
York Sun2c2e2c92016-12-28 08:43:30 -0800999 select SYS_FSL_SEC_COMPAT_4
York Sun90b80382016-12-28 08:43:31 -08001000 select SYS_FSL_SEC_LE
Philip Oberfichtner11168882022-08-17 15:07:12 +02001001 select SYS_L2_PL310 if !SYS_L2CACHE_OFF
Adam Ford8bbff6a2018-02-04 09:32:43 -06001002 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -05001003 imply SYS_THUMB_BUILD
Sean Anderson1dd56db2022-04-12 10:59:04 -04001004 imply SPL_SEPARATE_BSS
Boris BREZILLON89ebc822015-03-04 13:13:03 +01001005
Andrej Rosano424ee3d2015-04-08 18:56:29 +02001006config ARCH_MX5
1007 bool "Freescale MX5"
Simon Glassa5d67542017-01-23 13:31:20 -07001008 select BOARD_EARLY_INIT_F
Michal Simek5ed063d2018-07-23 15:55:13 +02001009 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001010 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -04001011 select MACH_IMX
Adam Ford8bbff6a2018-02-04 09:32:43 -06001012 imply MXC_GPIO
Andrej Rosano424ee3d2015-04-08 18:56:29 +02001013
Stefan Bosch95e9a8e2020-07-10 19:07:26 +02001014config ARCH_NEXELL
1015 bool "Nexell S5P4418/S5P6818 SoC"
1016 select ENABLE_ARM_SOC_BOOT0_HOOK
1017 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001018 select GPIO_EXTRA_HEADER
Stefan Bosch95e9a8e2020-07-10 19:07:26 +02001019
Jim Liu84335542022-04-19 13:32:19 +08001020config ARCH_NPCM
1021 bool "Support Nuvoton SoCs"
1022 select DM
1023 select OF_CONTROL
1024 imply CMD_DM
1025
Mark Kettenis003b6572021-10-23 16:58:03 +02001026config ARCH_APPLE
1027 bool "Apple SoCs"
1028 select ARM64
1029 select BLK
Mark Kettenisd520e1f2021-10-23 16:58:04 +02001030 select CLK
Mark Kettenis003b6572021-10-23 16:58:03 +02001031 select CMD_USB
1032 select DM
Mark Kettenisb814e002021-11-02 18:21:57 +01001033 select DM_GPIO
Mark Kettenis003b6572021-10-23 16:58:03 +02001034 select DM_KEYBOARD
Mark Kettenis456305e2022-01-22 20:38:12 +01001035 select DM_MAILBOX
Mark Kettenis81fafbb2022-01-22 20:38:17 +01001036 select DM_RESET
Mark Kettenis003b6572021-10-23 16:58:03 +02001037 select DM_SERIAL
Mark Kettenis7184e292022-01-23 16:48:12 +01001038 select DM_SPI
Mark Kettenis003b6572021-10-23 16:58:03 +02001039 select DM_USB
1040 select DM_VIDEO
Mark Kettenis785cfde2021-10-23 16:58:05 +02001041 select IOMMU
Mark Kettenis003b6572021-10-23 16:58:03 +02001042 select LINUX_KERNEL_IMAGE_HEADER
Mark Kettenisa6093532022-04-19 21:20:31 +02001043 select OF_BOARD_SETUP
Mark Kettenis003b6572021-10-23 16:58:03 +02001044 select OF_CONTROL
Mark Kettenisb814e002021-11-02 18:21:57 +01001045 select PINCTRL
Mark Kettenis003b6572021-10-23 16:58:03 +02001046 select POSITION_INDEPENDENT
Mark Kettenis97187d52022-01-10 20:58:44 +01001047 select POWER_DOMAIN
1048 select REGMAP
Mark Kettenis7184e292022-01-23 16:48:12 +01001049 select SPI
Mark Kettenis97187d52022-01-10 20:58:44 +01001050 select SYSCON
Mark Kettenis9a8e3732022-01-12 19:55:17 +01001051 select SYSRESET
1052 select SYSRESET_WATCHDOG
1053 select SYSRESET_WATCHDOG_AUTO
Mark Kettenis003b6572021-10-23 16:58:03 +02001054 select USB
1055 imply CMD_DM
1056 imply CMD_GPT
1057 imply DISTRO_DEFAULTS
Simon Glass239d22c2021-12-16 20:59:36 -07001058 imply OF_HAS_PRIOR_STAGE
Mark Kettenis003b6572021-10-23 16:58:03 +02001059
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301060config ARCH_OWL
1061 bool "Actions Semi OWL SoCs"
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301062 select DM
Amit Singh Tomarcd2baaf2020-05-09 19:55:14 +05301063 select DM_ETH
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301064 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001065 select GPIO_EXTRA_HEADER
Amit Singh Tomarb1a6bb32020-04-19 19:28:25 +05301066 select OWL_SERIAL
Amit Singh Tomar8b520ac2020-04-19 19:28:30 +05301067 select CLK
1068 select CLK_OWL
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301069 select OF_CONTROL
Tom Rini36c2f022020-05-01 10:52:11 -04001070 select SYS_RELOC_GD_ENV_ADDR
Michal Simek08a00cb2018-07-23 15:55:14 +02001071 imply CMD_DM
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301072
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001073config ARCH_QEMU
1074 bool "QEMU Virtual Platform"
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001075 select DM
1076 select DM_SERIAL
1077 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001078 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001079 imply CMD_DM
Heinrich Schuchardt684710d2020-09-19 07:55:35 +02001080 imply DM_RNG
AKASHI Takahiroa47c1b52018-09-14 17:06:54 +09001081 imply DM_RTC
1082 imply RTC_PL031
Simon Glass239d22c2021-12-16 20:59:36 -07001083 imply OF_HAS_PRIOR_STAGE
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001084
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +09001085config ARCH_RMOBILE
Masahiro Yamadaf40b9892014-08-31 07:10:57 +09001086 bool "Renesas ARM SoCs"
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +09001087 select DM
1088 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001089 select GPIO_EXTRA_HEADER
Biju Das5157b012020-09-22 13:06:49 +01001090 imply BOARD_EARLY_INIT_F
Michal Simek08a00cb2018-07-23 15:55:14 +02001091 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -04001092 imply FAT_WRITE
Tom Rini3a649402017-03-18 09:01:44 -04001093 imply SYS_THUMB_BUILD
Marek Vasut00e4b572018-12-03 13:28:25 +01001094 imply ARCH_MISC_INIT if DISPLAY_CPUINFO
Masahiro Yamadadd840582014-07-30 14:08:14 +09001095
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001096config ARCH_SNAPDRAGON
1097 bool "Qualcomm Snapdragon SoCs"
1098 select ARM64
1099 select DM
1100 select DM_GPIO
1101 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001102 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +02001103 select MSM_SMEM
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001104 select OF_CONTROL
1105 select OF_SEPARATE
Ramon Fried654dd4a2018-07-02 02:57:56 +03001106 select SMEM
Michal Simek5ed063d2018-07-23 15:55:13 +02001107 select SPMI
Michal Simek08a00cb2018-07-23 15:55:14 +02001108 imply CMD_DM
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001109
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001110config ARCH_SOCFPGA
1111 bool "Altera SOCFPGA family"
Simon Glassa4211922017-01-23 13:31:19 -07001112 select ARCH_EARLY_INIT_R
Marek Vasutd6a61da2018-08-13 20:06:46 +02001113 select ARCH_MISC_INIT if !TARGET_SOCFPGA_ARRIA10
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001114 select ARM64 if TARGET_SOCFPGA_SOC64
Ley Foon Tana6847292018-05-24 00:17:32 +08001115 select CPU_V7A if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut48befc02018-05-11 22:25:59 +02001116 select DM
Marek Vasut73172752018-05-11 22:26:35 +02001117 select DM_SERIAL
Tom Rini5afdcca2021-08-19 14:19:39 -04001118 select GICV2
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001119 select GPIO_EXTRA_HEADER
Ley Foon Tana6847292018-05-24 00:17:32 +08001120 select ENABLE_ARM_SOC_BOOT0_HOOK if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut48befc02018-05-11 22:25:59 +02001121 select OF_CONTROL
Ley Foon Tan00057ee2018-07-13 13:40:23 +08001122 select SPL_DM_RESET if DM_RESET
Michal Simek5ed063d2018-07-23 15:55:13 +02001123 select SPL_DM_SERIAL
Marek Vasut48befc02018-05-11 22:25:59 +02001124 select SPL_LIBCOMMON_SUPPORT
Marek Vasut48befc02018-05-11 22:25:59 +02001125 select SPL_LIBGENERIC_SUPPORT
Marek Vasut48befc02018-05-11 22:25:59 +02001126 select SPL_OF_CONTROL
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001127 select SPL_SEPARATE_BSS if TARGET_SOCFPGA_SOC64
Simon Glass2a736062021-08-08 12:20:12 -06001128 select SPL_SERIAL
Simon Goldschmidtef72ba02019-07-15 21:47:55 +02001129 select SPL_SYSRESET
Simon Glass078111b2021-07-10 21:14:28 -06001130 select SPL_WATCHDOG
Marek Vasut48befc02018-05-11 22:25:59 +02001131 select SUPPORT_SPL
Marek Vasut73172752018-05-11 22:26:35 +02001132 select SYS_NS16550
Ley Foon Tana6847292018-05-24 00:17:32 +08001133 select SYS_THUMB_BUILD if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Simon Goldschmidtef72ba02019-07-15 21:47:55 +02001134 select SYSRESET
1135 select SYSRESET_SOCFPGA if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001136 select SYSRESET_SOCFPGA_SOC64 if TARGET_SOCFPGA_SOC64
Michal Simek08a00cb2018-07-23 15:55:14 +02001137 imply CMD_DM
Tom Rinid56b4b12017-07-22 18:36:16 -04001138 imply CMD_MTDPARTS
Daniel Thompson221a9492017-05-19 17:26:58 +01001139 imply CRC32_VERIFY
Simon Goldschmidtfef4a542018-02-13 06:34:14 +01001140 imply DM_SPI
1141 imply DM_SPI_FLASH
Tom Rini91d27a12017-06-02 11:03:50 -04001142 imply FAT_WRITE
Simon Goldschmidtaef44282019-04-09 21:02:05 +02001143 imply SPL
1144 imply SPL_DM
Lukasz Majewski56c40462020-06-04 23:11:53 +08001145 imply SPL_DM_SPI
1146 imply SPL_DM_SPI_FLASH
Simon Goldschmidta9024dc2018-11-29 21:17:08 +01001147 imply SPL_LIBDISK_SUPPORT
Simon Glass103c5f12021-08-08 12:20:09 -06001148 imply SPL_MMC
Simon Goldschmidtfef4a542018-02-13 06:34:14 +01001149 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION
Simon Goldschmidtf48db4e2018-10-30 20:21:49 +01001150 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
Simon Goldschmidta9024dc2018-11-29 21:17:08 +01001151 imply SPL_SPI_FLASH_SUPPORT
Simon Glassea2ca7e2021-08-08 12:20:14 -06001152 imply SPL_SPI
Dinh Nguyenaaa64802019-04-23 16:55:06 -05001153 imply L2X0_CACHE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001154
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001155config ARCH_SUNXI
1156 bool "Support sunxi (Allwinner) SoCs"
Masahiro Yamadad6a0c782017-10-17 13:42:44 +09001157 select BINMAN
Hans de Goede88bb8002016-04-03 09:41:44 +02001158 select CMD_GPIO
Hans de Goede0878a8a2016-05-15 13:51:58 +02001159 select CMD_MMC if MMC
Tom Rinibe5c0602021-07-09 10:11:56 -04001160 select CMD_USB if DISTRO_DEFAULTS && USB_HOST
Jagan Tekie236ff02019-01-11 16:40:20 +05301161 select CLK
Hans de Goedeb6006ba2015-04-15 20:46:48 +02001162 select DM
Tom Rini45368822015-06-30 16:51:15 -04001163 select DM_ETH
Hans de Goede211d57a2015-12-21 20:22:00 +01001164 select DM_GPIO
Samuel Hollandf9437b02021-10-08 00:17:25 -05001165 select DM_I2C if I2C
Andre Przywara81a46c12022-01-11 12:46:02 +00001166 select DM_SPI if SPI
1167 select DM_SPI_FLASH if SPI
Hans de Goede211d57a2015-12-21 20:22:00 +01001168 select DM_KEYBOARD
Jagan Tekibb3362b2019-04-12 16:48:25 +05301169 select DM_MMC if MMC
1170 select DM_SCSI if SCSI
Tom Rini45368822015-06-30 16:51:15 -04001171 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001172 select GPIO_EXTRA_HEADER
Hans de Goeded75111a2016-03-22 22:51:52 +01001173 select OF_BOARD_SETUP
Hans de Goedeb6006ba2015-04-15 20:46:48 +02001174 select OF_CONTROL
1175 select OF_SEPARATE
Samuel Hollandb799eab2021-08-12 20:09:43 -05001176 select PINCTRL
Tom Rini6f6b7cf2018-03-06 19:02:27 -05001177 select SPECIFY_CONSOLE_INDEX
Samuel Hollanda3010bc2021-08-22 13:23:53 -05001178 select SPL_SEPARATE_BSS if SPL
Tom Riniab43de82017-06-21 07:54:46 -04001179 select SPL_STACK_R if SPL
1180 select SPL_SYS_MALLOC_SIMPLE if SPL
Tom Rini3a649402017-03-18 09:01:44 -04001181 select SPL_SYS_THUMB_BUILD if !ARM64
Andre Przywara10cfbaa2019-06-23 15:09:46 +01001182 select SUNXI_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +02001183 select SYS_NS16550
Maxime Ripardce2e44d2017-10-19 11:49:29 +02001184 select SYS_THUMB_BUILD if !ARM64
Yann E. MORIN2997ee52016-10-31 22:33:40 +01001185 select USB if DISTRO_DEFAULTS
Tom Rinibe5c0602021-07-09 10:11:56 -04001186 select USB_KEYBOARD if DISTRO_DEFAULTS && USB_HOST
1187 select USB_STORAGE if DISTRO_DEFAULTS && USB_HOST
Simon Glass27084c02019-09-25 08:56:27 -06001188 select SPL_USE_TINY_PRINTF
Andre Przywara48313fe2020-02-20 17:51:14 +00001189 select USE_PREBOOT
1190 select SYS_RELOC_GD_ENV_ADDR
Andy Shevchenko92600ed2020-12-08 17:45:31 +02001191 imply BOARD_LATE_INIT
Michal Simek08a00cb2018-07-23 15:55:14 +02001192 imply CMD_DM
Maxime Riparda12fb0e2017-08-24 11:54:03 +02001193 imply CMD_GPT
Miquel Raynal88718be2019-10-03 19:50:03 +02001194 imply CMD_UBI if MTD_RAW_NAND
Masahiro Yamada7325f6c2018-04-25 18:47:52 +09001195 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001196 imply FAT_WRITE
Marek Vasut2f13cf32018-10-10 18:27:35 +02001197 imply FIT
Andre Heidereff264d2018-01-16 09:44:22 +01001198 imply OF_LIBFDT_OVERLAY
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001199 imply PRE_CONSOLE_BUFFER
Simon Glass83061db2021-07-10 21:14:30 -06001200 imply SPL_GPIO
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001201 imply SPL_LIBCOMMON_SUPPORT
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001202 imply SPL_LIBGENERIC_SUPPORT
Simon Glass103c5f12021-08-08 12:20:09 -06001203 imply SPL_MMC if MMC
Simon Glass933b2f02021-07-10 21:14:24 -06001204 imply SPL_POWER
Simon Glass2a736062021-08-08 12:20:12 -06001205 imply SPL_SERIAL
Samuel Holland40edc322021-11-03 22:55:16 -05001206 imply SYSRESET
1207 imply SYSRESET_WATCHDOG
1208 imply SYSRESET_WATCHDOG_AUTO
Maxime Ripard654b02b2017-09-07 10:46:24 +02001209 imply USB_GADGET
Samuel Hollandb147bd32021-08-22 13:53:28 -05001210 imply WDT
Chen-Yu Tsai8ebe4f42014-10-22 16:47:44 +08001211
Stephan Gerhold689088f2020-01-04 18:45:17 +01001212config ARCH_U8500
1213 bool "ST-Ericsson U8500 Series"
1214 select CPU_V7A
1215 select DM
1216 select DM_GPIO
1217 select DM_MMC if MMC
1218 select DM_SERIAL
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001219 select DM_USB_GADGET if DM_USB
Stephan Gerhold689088f2020-01-04 18:45:17 +01001220 select OF_CONTROL
1221 select SYSRESET
1222 select TIMER
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001223 imply AB8500_USB_PHY
Stephan Gerhold689088f2020-01-04 18:45:17 +01001224 imply ARM_PL180_MMCI
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001225 imply CLK
1226 imply DM_PMIC
Stephan Gerhold689088f2020-01-04 18:45:17 +01001227 imply DM_RTC
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001228 imply NOMADIK_GPIO
Stephan Gerhold689088f2020-01-04 18:45:17 +01001229 imply NOMADIK_MTU_TIMER
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001230 imply PHY
Stephan Gerhold689088f2020-01-04 18:45:17 +01001231 imply PL01X_SERIAL
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001232 imply PMIC_AB8500
Stephan Gerhold689088f2020-01-04 18:45:17 +01001233 imply RTC_PL031
Stephan Gerhold89568542021-08-07 15:07:24 +02001234 imply SYS_THUMB_BUILD
Stephan Gerhold689088f2020-01-04 18:45:17 +01001235 imply SYSRESET_SYSCON
1236
Michal Simekec48b6c2018-08-22 14:55:27 +02001237config ARCH_VERSAL
1238 bool "Support Xilinx Versal Platform"
1239 select ARM64
1240 select CLK
1241 select DM
Michal Simekfa797152019-01-15 08:52:46 +01001242 select DM_ETH if NET
1243 select DM_MMC if MMC
Michal Simekec48b6c2018-08-22 14:55:27 +02001244 select DM_SERIAL
Tom Rini5afdcca2021-08-19 14:19:39 -04001245 select GICV3
Michal Simekec48b6c2018-08-22 14:55:27 +02001246 select OF_CONTROL
T Karthik Reddy42e20f52021-08-10 06:50:19 -06001247 select SOC_DEVICE
Siva Durga Prasad Paladugubfd092f2019-01-31 17:28:14 +05301248 imply BOARD_LATE_INIT
Michal Simek62b96262020-07-28 12:45:47 +02001249 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simekec48b6c2018-08-22 14:55:27 +02001250
Stefan Agner7966b432017-03-13 18:41:36 -07001251config ARCH_VF610
1252 bool "Freescale Vybrid"
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301253 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001254 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -04001255 select MACH_IMX
York Sunc01e4a12016-12-28 08:43:42 -08001256 select SYS_FSL_ERRATUM_ESDHC111
Tom Rinid56b4b12017-07-22 18:36:16 -04001257 imply CMD_MTDPARTS
Miquel Raynal88718be2019-10-03 19:50:03 +02001258 imply MTD_RAW_NAND
Masahiro Yamadadd840582014-07-30 14:08:14 +09001259
Masahiro Yamada5ca269a2015-03-16 16:43:24 +09001260config ARCH_ZYNQ
Michal Simekb8d44972017-11-23 08:25:41 +01001261 bool "Xilinx Zynq based platform"
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001262 select ARM_TWD_TIMER
Michal Simek5ed063d2018-07-23 15:55:13 +02001263 select CLK
1264 select CLK_ZYNQ
1265 select CPU_V7A
Michal Simek05f0f262022-02-17 14:28:41 +01001266 select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART
Masahiro Yamada8981f052015-03-31 12:47:55 +09001267 select DM
Michal Simekc4a142f2018-01-09 14:49:28 +01001268 select DM_ETH if NET
Michal Simekc4a142f2018-01-09 14:49:28 +01001269 select DM_MMC if MMC
Simon Glass42800ff2015-10-17 19:41:27 -06001270 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001271 select DM_SPI
Jagan Teki9f7a4502015-06-27 00:51:32 +05301272 select DM_SPI_FLASH
Michal Simek5ed063d2018-07-23 15:55:13 +02001273 select OF_CONTROL
Adam Fordf1b1f772018-04-15 13:51:26 -04001274 select SPI
Michal Simek5ed063d2018-07-23 15:55:13 +02001275 select SPL_BOARD_INIT if SPL
1276 select SPL_CLK if SPL
1277 select SPL_DM if SPL
Lukasz Majewski56c40462020-06-04 23:11:53 +08001278 select SPL_DM_SPI if SPL
1279 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001280 select SPL_OF_CONTROL if SPL
1281 select SPL_SEPARATE_BSS if SPL
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001282 select SPL_TIMER if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001283 select SUPPORT_SPL
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001284 select TIMER
Michal Simek4aba5fb2018-01-17 10:56:22 -03001285 imply ARCH_EARLY_INIT_R
Michal Simek8eb55e12018-08-20 08:24:14 +02001286 imply BOARD_LATE_INIT
Michal Simek5ed063d2018-07-23 15:55:13 +02001287 imply CMD_CLK
Michal Simek08a00cb2018-07-23 15:55:14 +02001288 imply CMD_DM
Michal Simek5ed063d2018-07-23 15:55:13 +02001289 imply CMD_SPL
Michal Simek62b96262020-07-28 12:45:47 +02001290 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simek5ed063d2018-07-23 15:55:13 +02001291 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001292
Michal Simek1d6c54e2018-04-12 17:39:46 +02001293config ARCH_ZYNQMP_R5
1294 bool "Xilinx ZynqMP R5 based platform"
Michal Simek5ed063d2018-07-23 15:55:13 +02001295 select CLK
Michal Simek1d6c54e2018-04-12 17:39:46 +02001296 select CPU_V7R
Michal Simek1d6c54e2018-04-12 17:39:46 +02001297 select DM
Michal Simek6f96fb52019-01-15 09:06:46 +01001298 select DM_ETH if NET
1299 select DM_MMC if MMC
Michal Simek1d6c54e2018-04-12 17:39:46 +02001300 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001301 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +02001302 imply CMD_DM
Jean-Jacques Hiblot687ab542018-11-29 10:52:42 +01001303 imply DM_USB_GADGET
Michal Simek1d6c54e2018-04-12 17:39:46 +02001304
Siva Durga Prasad Paladugu0b54a9d2015-06-10 15:50:57 +05301305config ARCH_ZYNQMP
Michal Simekb8d44972017-11-23 08:25:41 +01001306 bool "Xilinx ZynqMP based platform"
Michal Simek84c72042015-01-15 10:01:51 +01001307 select ARM64
Michal Simek1f297382016-07-14 15:07:54 +02001308 select CLK
Michal Simek5ed063d2018-07-23 15:55:13 +02001309 select DM
Michal Simek11381fb2022-02-17 14:28:42 +01001310 select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART
Michal Simekfb693102019-01-15 08:52:51 +01001311 select DM_ETH if NET
Ibai Erkiaga1327d162019-09-27 12:51:41 +02001312 select DM_MAILBOX
Michal Simekfb693102019-01-15 08:52:51 +01001313 select DM_MMC if MMC
Michal Simek5ed063d2018-07-23 15:55:13 +02001314 select DM_SERIAL
Michal Simek088f83e2019-01-15 10:50:39 +01001315 select DM_SPI if SPI
1316 select DM_SPI_FLASH if DM_SPI
Michal Simek71efd452022-01-14 13:08:42 +01001317 imply FIRMWARE
Tom Rini5afdcca2021-08-19 14:19:39 -04001318 select GICV2
Michal Simek5ed063d2018-07-23 15:55:13 +02001319 select OF_CONTROL
Ley Foon Tan0680f1b2017-05-03 17:13:32 +08001320 select SPL_BOARD_INIT if SPL
Michal Simek2f039682017-12-01 15:13:36 +01001321 select SPL_CLK if SPL
Michal Simek6cb402f2020-08-19 10:30:39 +02001322 select SPL_DM if SPL
1323 select SPL_DM_SPI if SPI && SPL_DM
Lukasz Majewski56c40462020-06-04 23:11:53 +08001324 select SPL_DM_SPI_FLASH if SPL_DM_SPI
Ibai Erkiaga325a22d2019-09-27 11:37:04 +01001325 select SPL_DM_MAILBOX if SPL
Michal Simek71efd452022-01-14 13:08:42 +01001326 imply SPL_FIRMWARE if SPL
Michal Simek850e7792018-11-23 09:01:44 +01001327 select SPL_SEPARATE_BSS if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001328 select SUPPORT_SPL
Ibai Erkiaga1327d162019-09-27 12:51:41 +02001329 select ZYNQMP_IPI
T Karthik Reddya890a532021-08-10 06:50:18 -06001330 select SOC_DEVICE
Michal Simek8eb55e12018-08-20 08:24:14 +02001331 imply BOARD_LATE_INIT
Michal Simek08a00cb2018-07-23 15:55:14 +02001332 imply CMD_DM
Michal Simek62b96262020-07-28 12:45:47 +02001333 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Tom Rini91d27a12017-06-02 11:03:50 -04001334 imply FAT_WRITE
Michal Simek22270ca032018-10-04 14:26:13 +02001335 imply MP
Jean-Jacques Hiblot687ab542018-11-29 10:52:42 +01001336 imply DM_USB_GADGET
T Karthik Reddy3b441cf2021-10-29 13:11:43 +02001337 imply ZYNQMP_GPIO_MODEPIN if DM_GPIO && USB
Michal Simek84c72042015-01-15 10:01:51 +01001338
Trevor Woerner18138ab2020-05-06 08:02:41 -04001339config ARCH_TEGRA
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09001340 bool "NVIDIA Tegra"
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001341 select GPIO_EXTRA_HEADER
Masahiro Yamada7325f6c2018-04-25 18:47:52 +09001342 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001343 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001344
Andre Przywarafac7fc42022-03-04 16:30:09 +00001345config ARCH_VEXPRESS64
1346 bool "Support ARMv8 Arm Ltd. VExpress based boards and models"
Masahiro Yamada016a9542014-09-14 03:01:51 +09001347 select ARM64
Andre Przywarab3270e92020-04-27 19:18:01 +01001348 select DM
Andre Przywarab3270e92020-04-27 19:18:01 +01001349 select DM_SERIAL
Andre Przywarafac7fc42022-03-04 16:30:09 +00001350 select PL01X_SERIAL
Andre Przywarac0fce922022-03-04 16:30:11 +00001351 select OF_CONTROL
1352 select CLK
Andre Przywara58650382022-03-04 16:30:13 +00001353 select BLK
1354 select MTD_NOR_FLASH if MTD
1355 select FLASH_CFI_DRIVER if MTD
1356 select ENV_IS_IN_FLASH if MTD
Andre Przywara8a0a8ff2022-03-04 16:30:14 +00001357 imply DISTRO_DEFAULTS
Linus Walleijffc10372015-01-23 14:41:10 +01001358
Rui Miguel Silvaf98457d2022-05-11 10:55:41 +01001359config TARGET_CORSTONE1000
1360 bool "Support Corstone1000 Platform"
1361 select ARM64
1362 select PL01X_SERIAL
1363 select DM
1364
Usama Arif565add12020-08-12 16:12:53 +01001365config TARGET_TOTAL_COMPUTE
1366 bool "Support Total Compute Platform"
1367 select ARM64
1368 select PL01X_SERIAL
1369 select DM
1370 select DM_SERIAL
1371 select DM_MMC
1372 select DM_GPIO
1373
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301374config TARGET_LS2080A_EMU
1375 bool "Support ls2080a_emu"
York Sunfb2bf8c2016-10-04 14:31:48 -07001376 select ARCH_LS2080A
Masahiro Yamada016a9542014-09-14 03:01:51 +09001377 select ARM64
Linus Walleij23b58772015-03-09 10:53:21 +01001378 select ARMV8_MULTIENTRY
Rajesh Bhagat32413122019-02-01 05:22:01 +00001379 select FSL_DDR_SYNC_REFRESH
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001380 select GPIO_EXTRA_HEADER
York Sun7288c2c2015-03-20 19:28:23 -07001381 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001382 Support for Freescale LS2080A_EMU platform.
1383 The LS2080A Development System (EMULATOR) is a pre-silicon
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301384 development platform that supports the QorIQ LS2080A
York Sun7288c2c2015-03-20 19:28:23 -07001385 Layerscape Architecture processor.
1386
Ashish Kumar77697762017-08-31 16:12:55 +05301387config TARGET_LS1088AQDS
1388 bool "Support ls1088aqds"
1389 select ARCH_LS1088A
1390 select ARM64
1391 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001392 select ARCH_SUPPORT_TFABOOT
Ashish Kumar77697762017-08-31 16:12:55 +05301393 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001394 select GPIO_EXTRA_HEADER
Ashish Kumar91fded62017-11-06 13:18:44 +05301395 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001396 select FSL_DDR_INTERACTIVE if !SD_BOOT
Ashish Kumar77697762017-08-31 16:12:55 +05301397 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001398 Support for NXP LS1088AQDS platform.
Ashish Kumar77697762017-08-31 16:12:55 +05301399 The LS1088A Development System (QDS) is a high-performance
1400 development platform that supports the QorIQ LS1088A
1401 Layerscape Architecture processor.
1402
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301403config TARGET_LS2080AQDS
1404 bool "Support ls2080aqds"
York Sunfb2bf8c2016-10-04 14:31:48 -07001405 select ARCH_LS2080A
York Sune2b65ea2015-03-20 19:28:24 -07001406 select ARM64
1407 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001408 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001409 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001410 select GPIO_EXTRA_HEADER
Scott Wood32eda7c2015-03-24 13:25:03 -07001411 select SUPPORT_SPL
Simon Glassfedb4282017-06-14 21:28:21 -06001412 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001413 imply SCSI_AHCI
Rajesh Bhagat32413122019-02-01 05:22:01 +00001414 select FSL_DDR_BIST
1415 select FSL_DDR_INTERACTIVE if !SPL
York Sune2b65ea2015-03-20 19:28:24 -07001416 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001417 Support for Freescale LS2080AQDS platform.
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301418 The LS2080A Development System (QDS) is a high-performance
1419 development platform that supports the QorIQ LS2080A
1420 Layerscape Architecture processor.
1421
1422config TARGET_LS2080ARDB
1423 bool "Support ls2080ardb"
York Sunfb2bf8c2016-10-04 14:31:48 -07001424 select ARCH_LS2080A
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301425 select ARM64
1426 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001427 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001428 select BOARD_LATE_INIT
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301429 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001430 select FSL_DDR_BIST
1431 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001432 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001433 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001434 imply SCSI_AHCI
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301435 help
1436 Support for Freescale LS2080ARDB platform.
1437 The LS2080A Reference design board (RDB) is a high-performance
1438 development platform that supports the QorIQ LS2080A
York Sune2b65ea2015-03-20 19:28:24 -07001439 Layerscape Architecture processor.
1440
Priyanka Jain3049a582017-04-27 15:08:07 +05301441config TARGET_LS2081ARDB
1442 bool "Support ls2081ardb"
1443 select ARCH_LS2080A
1444 select ARM64
1445 select ARMV8_MULTIENTRY
1446 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001447 select GPIO_EXTRA_HEADER
Priyanka Jain3049a582017-04-27 15:08:07 +05301448 select SUPPORT_SPL
Priyanka Jain3049a582017-04-27 15:08:07 +05301449 help
1450 Support for Freescale LS2081ARDB platform.
1451 The LS2081A Reference design board (RDB) is a high-performance
1452 development platform that supports the QorIQ LS2081A/LS2041A
1453 Layerscape Architecture processor.
1454
Priyanka Jain58c3e622018-11-28 13:04:27 +00001455config TARGET_LX2160ARDB
1456 bool "Support lx2160ardb"
1457 select ARCH_LX2160A
Priyanka Jain58c3e622018-11-28 13:04:27 +00001458 select ARM64
1459 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001460 select ARCH_SUPPORT_TFABOOT
Priyanka Jain58c3e622018-11-28 13:04:27 +00001461 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001462 select GPIO_EXTRA_HEADER
Priyanka Jain58c3e622018-11-28 13:04:27 +00001463 help
1464 Support for NXP LX2160ARDB platform.
1465 The lx2160ardb (LX2160A Reference design board (RDB)
1466 is a high-performance development platform that supports the
1467 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1468
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001469config TARGET_LX2160AQDS
1470 bool "Support lx2160aqds"
1471 select ARCH_LX2160A
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001472 select ARM64
1473 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001474 select ARCH_SUPPORT_TFABOOT
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001475 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001476 select GPIO_EXTRA_HEADER
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001477 help
1478 Support for NXP LX2160AQDS platform.
1479 The lx2160aqds (LX2160A QorIQ Development System (QDS)
1480 is a high-performance development platform that supports the
1481 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1482
Meenakshi Aggarwal9ed303d2020-12-04 20:17:28 +05301483config TARGET_LX2162AQDS
1484 bool "Support lx2162aqds"
1485 select ARCH_LX2162A
1486 select ARCH_MISC_INIT
1487 select ARM64
1488 select ARMV8_MULTIENTRY
1489 select ARCH_SUPPORT_TFABOOT
1490 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001491 select GPIO_EXTRA_HEADER
Meenakshi Aggarwal9ed303d2020-12-04 20:17:28 +05301492 help
1493 Support for NXP LX2162AQDS platform.
1494 The lx2162aqds support is based on LX2160A Layerscape Architecture processor.
1495
Peter Griffin11ac2362015-07-30 18:55:23 +01001496config TARGET_HIKEY
1497 bool "Support HiKey 96boards Consumer Edition Platform"
1498 select ARM64
Peter Griffinefd7b602015-09-10 21:55:16 +01001499 select DM
1500 select DM_GPIO
Peter Griffin9c71bcd2015-09-10 21:55:17 +01001501 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001502 select GPIO_EXTRA_HEADER
Peter Griffincd593ed2016-04-20 17:13:59 +01001503 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001504 select PL01X_SERIAL
Tom Rini6f6b7cf2018-03-06 19:02:27 -05001505 select SPECIFY_CONSOLE_INDEX
Michal Simek08a00cb2018-07-23 15:55:14 +02001506 imply CMD_DM
Peter Griffin11ac2362015-07-30 18:55:23 +01001507 help
1508 Support for HiKey 96boards platform. It features a HI6220
1509 SoC, with 8xA53 CPU, mali450 gpu, and 1GB RAM.
1510
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05301511config TARGET_HIKEY960
1512 bool "Support HiKey960 96boards Consumer Edition Platform"
1513 select ARM64
1514 select DM
1515 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001516 select GPIO_EXTRA_HEADER
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05301517 select OF_CONTROL
1518 select PL01X_SERIAL
1519 imply CMD_DM
1520 help
1521 Support for HiKey960 96boards platform. It features a HI3660
1522 SoC, with 4xA73 CPU, 4xA53 CPU, MALI-G71 GPU, and 3GB RAM.
1523
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001524config TARGET_POPLAR
1525 bool "Support Poplar 96boards Enterprise Edition Platform"
1526 select ARM64
1527 select DM
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001528 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001529 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +02001530 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001531 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001532 imply CMD_DM
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001533 help
1534 Support for Poplar 96boards EE platform. It features a HI3798cv200
1535 SoC, with 4xA53 CPU, 1GB RAM and the high performance Mali T720 GPU
1536 making it capable of running any commercial set-top solution based on
1537 Linux or Android.
1538
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301539config TARGET_LS1012AQDS
1540 bool "Support ls1012aqds"
York Sun9533acf2016-09-26 08:09:26 -07001541 select ARCH_LS1012A
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301542 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001543 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001544 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001545 select GPIO_EXTRA_HEADER
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301546 help
1547 Support for Freescale LS1012AQDS platform.
1548 The LS1012A Development System (QDS) is a high-performance
1549 development platform that supports the QorIQ LS1012A
1550 Layerscape Architecture processor.
1551
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301552config TARGET_LS1012ARDB
1553 bool "Support ls1012ardb"
York Sun9533acf2016-09-26 08:09:26 -07001554 select ARCH_LS1012A
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301555 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001556 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001557 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001558 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001559 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001560 imply SCSI_AHCI
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301561 help
1562 Support for Freescale LS1012ARDB platform.
1563 The LS1012A Reference design board (RDB) is a high-performance
1564 development platform that supports the QorIQ LS1012A
1565 Layerscape Architecture processor.
1566
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301567config TARGET_LS1012A2G5RDB
1568 bool "Support ls1012a2g5rdb"
1569 select ARCH_LS1012A
1570 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001571 select ARCH_SUPPORT_TFABOOT
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301572 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001573 select GPIO_EXTRA_HEADER
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301574 imply SCSI
1575 help
1576 Support for Freescale LS1012A2G5RDB platform.
1577 The LS1012A 2G5 Reference design board (RDB) is a high-performance
1578 development platform that supports the QorIQ LS1012A
1579 Layerscape Architecture processor.
1580
Bhaskar Upadhaya9629ccd2018-05-23 11:03:30 +05301581config TARGET_LS1012AFRWY
1582 bool "Support ls1012afrwy"
1583 select ARCH_LS1012A
1584 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001585 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001586 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001587 select GPIO_EXTRA_HEADER
Bhaskar Upadhaya9629ccd2018-05-23 11:03:30 +05301588 imply SCSI
1589 imply SCSI_AHCI
1590 help
1591 Support for Freescale LS1012AFRWY platform.
1592 The LS1012A FRWY board (FRWY) is a high-performance
1593 development platform that supports the QorIQ LS1012A
1594 Layerscape Architecture processor.
1595
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301596config TARGET_LS1012AFRDM
1597 bool "Support ls1012afrdm"
York Sun9533acf2016-09-26 08:09:26 -07001598 select ARCH_LS1012A
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301599 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001600 select ARCH_SUPPORT_TFABOOT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001601 select GPIO_EXTRA_HEADER
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301602 help
1603 Support for Freescale LS1012AFRDM platform.
1604 The LS1012A Freedom board (FRDM) is a high-performance
1605 development platform that supports the QorIQ LS1012A
1606 Layerscape Architecture processor.
1607
Yuantian Tangf278a212019-04-10 16:43:35 +08001608config TARGET_LS1028AQDS
1609 bool "Support ls1028aqds"
1610 select ARCH_LS1028A
1611 select ARM64
1612 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001613 select ARCH_SUPPORT_TFABOOT
Yuantian Tangacf40f52019-07-02 16:16:22 +08001614 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001615 select GPIO_EXTRA_HEADER
Yuantian Tangf278a212019-04-10 16:43:35 +08001616 help
1617 Support for Freescale LS1028AQDS platform
1618 The LS1028A Development System (QDS) is a high-performance
1619 development platform that supports the QorIQ LS1028A
1620 Layerscape Architecture processor.
1621
Yuantian Tang353f36d2019-04-10 16:43:34 +08001622config TARGET_LS1028ARDB
1623 bool "Support ls1028ardb"
1624 select ARCH_LS1028A
1625 select ARM64
1626 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001627 select ARCH_SUPPORT_TFABOOT
Yuantian Tangc40ebf72020-03-09 14:10:07 +08001628 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001629 select GPIO_EXTRA_HEADER
Yuantian Tang353f36d2019-04-10 16:43:34 +08001630 help
1631 Support for Freescale LS1028ARDB platform
1632 The LS1028A Development System (RDB) is a high-performance
1633 development platform that supports the QorIQ LS1028A
1634 Layerscape Architecture processor.
1635
Ashish Kumare84a3242017-08-31 16:12:54 +05301636config TARGET_LS1088ARDB
1637 bool "Support ls1088ardb"
1638 select ARCH_LS1088A
1639 select ARM64
1640 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001641 select ARCH_SUPPORT_TFABOOT
Ashish Kumare84a3242017-08-31 16:12:54 +05301642 select BOARD_LATE_INIT
Ashish Kumar099f4092017-11-06 13:18:43 +05301643 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001644 select FSL_DDR_INTERACTIVE if !SD_BOOT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001645 select GPIO_EXTRA_HEADER
Ashish Kumare84a3242017-08-31 16:12:54 +05301646 help
1647 Support for NXP LS1088ARDB platform.
1648 The LS1088A Reference design board (RDB) is a high-performance
1649 development platform that supports the QorIQ LS1088A
1650 Layerscape Architecture processor.
1651
Wang Huan550e3dc2014-09-05 13:52:44 +08001652config TARGET_LS1021AQDS
Alison Wang0de15702014-12-03 16:18:09 +08001653 bool "Support ls1021aqds"
Michal Simek5ed063d2018-07-23 15:55:13 +02001654 select ARCH_LS1021A
1655 select ARCH_SUPPORT_PSCI
1656 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001657 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301658 select CPU_V7A
Hongbo Zhangadee1d42016-09-21 18:31:04 +08001659 select CPU_V7_HAS_NONSEC
1660 select CPU_V7_HAS_VIRT
York Sun5e8bd7e2016-09-26 08:09:29 -07001661 select LS1_DEEP_SLEEP
Michal Simek5ed063d2018-07-23 15:55:13 +02001662 select SUPPORT_SPL
York Sund26e34c2016-12-28 08:43:40 -08001663 select SYS_FSL_DDR
Rajesh Bhagat32413122019-02-01 05:22:01 +00001664 select FSL_DDR_INTERACTIVE
Lukasz Majewski28964222020-06-04 23:11:52 +08001665 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001666 select GPIO_EXTRA_HEADER
Lukasz Majewski28964222020-06-04 23:11:52 +08001667 select SPI_FLASH_DATAFLASH if FSL_DSPI || FSL_QSPI
Simon Glassfedb4282017-06-14 21:28:21 -06001668 imply SCSI
Masahiro Yamada217f92b2016-08-30 16:22:22 +09001669
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001670config TARGET_LS1021ATWR
Alison Wang0de15702014-12-03 16:18:09 +08001671 bool "Support ls1021atwr"
Michal Simek5ed063d2018-07-23 15:55:13 +02001672 select ARCH_LS1021A
1673 select ARCH_SUPPORT_PSCI
1674 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001675 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301676 select CPU_V7A
Hongbo Zhangadee1d42016-09-21 18:31:04 +08001677 select CPU_V7_HAS_NONSEC
1678 select CPU_V7_HAS_VIRT
York Sun5e8bd7e2016-09-26 08:09:29 -07001679 select LS1_DEEP_SLEEP
Michal Simek5ed063d2018-07-23 15:55:13 +02001680 select SUPPORT_SPL
Lukasz Majewski28964222020-06-04 23:11:52 +08001681 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001682 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001683 imply SCSI
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001684
Aleksandar Gerasimovski91ee5472021-02-22 18:18:11 +00001685config TARGET_PG_WCOM_SELI8
1686 bool "Support Hitachi-Powergrids SELI8 service unit card"
1687 select ARCH_LS1021A
1688 select ARCH_SUPPORT_PSCI
1689 select BOARD_EARLY_INIT_F
1690 select BOARD_LATE_INIT
1691 select CPU_V7A
1692 select CPU_V7_HAS_NONSEC
1693 select CPU_V7_HAS_VIRT
1694 select SYS_FSL_DDR
1695 select FSL_DDR_INTERACTIVE
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001696 select GPIO_EXTRA_HEADER
Aleksandar Gerasimovski91ee5472021-02-22 18:18:11 +00001697 select VENDOR_KM
1698 imply SCSI
1699 help
1700 Support for Hitachi-Powergrids SELI8 service unit card.
1701 SELI8 is a QorIQ LS1021a based service unit card used
1702 in XMC20 and FOX615 product families.
1703
Aleksandar Gerasimovskia7fd6fa2021-06-08 14:16:28 +00001704config TARGET_PG_WCOM_EXPU1
1705 bool "Support Hitachi-Powergrids EXPU1 service unit card"
1706 select ARCH_LS1021A
1707 select ARCH_SUPPORT_PSCI
1708 select BOARD_EARLY_INIT_F
1709 select BOARD_LATE_INIT
1710 select CPU_V7A
1711 select CPU_V7_HAS_NONSEC
1712 select CPU_V7_HAS_VIRT
1713 select SYS_FSL_DDR
1714 select FSL_DDR_INTERACTIVE
1715 select VENDOR_KM
1716 imply SCSI
1717 help
1718 Support for Hitachi-Powergrids EXPU1 service unit card.
1719 EXPU1 is a QorIQ LS1021a based service unit card used
1720 in XMC20 and FOX615 product families.
1721
Jianchao Wang87821222019-07-19 00:30:01 +03001722config TARGET_LS1021ATSN
1723 bool "Support ls1021atsn"
1724 select ARCH_LS1021A
1725 select ARCH_SUPPORT_PSCI
1726 select BOARD_EARLY_INIT_F
1727 select BOARD_LATE_INIT
1728 select CPU_V7A
1729 select CPU_V7_HAS_NONSEC
1730 select CPU_V7_HAS_VIRT
1731 select LS1_DEEP_SLEEP
1732 select SUPPORT_SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001733 select GPIO_EXTRA_HEADER
Jianchao Wang87821222019-07-19 00:30:01 +03001734 imply SCSI
1735
Feng Li20c700f2016-11-03 14:15:17 +08001736config TARGET_LS1021AIOT
1737 bool "Support ls1021aiot"
Michal Simek5ed063d2018-07-23 15:55:13 +02001738 select ARCH_LS1021A
1739 select ARCH_SUPPORT_PSCI
Tom Rinie5ec4812017-01-22 19:43:11 -05001740 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301741 select CPU_V7A
Feng Li20c700f2016-11-03 14:15:17 +08001742 select CPU_V7_HAS_NONSEC
1743 select CPU_V7_HAS_VIRT
1744 select SUPPORT_SPL
Lukasz Majewski28964222020-06-04 23:11:52 +08001745 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001746 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001747 imply SCSI
Feng Li20c700f2016-11-03 14:15:17 +08001748 help
1749 Support for Freescale LS1021AIOT platform.
1750 The LS1021A Freescale board (IOT) is a high-performance
1751 development platform that supports the QorIQ LS1021A
1752 Layerscape Architecture processor.
1753
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001754config TARGET_LS1043AQDS
1755 bool "Support ls1043aqds"
York Sun0a37cf82016-09-26 08:09:27 -07001756 select ARCH_LS1043A
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001757 select ARM64
1758 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001759 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001760 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001761 select BOARD_LATE_INIT
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001762 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001763 select FSL_DDR_INTERACTIVE if !SPL
Lukasz Majewski044a66c2020-06-04 23:11:51 +08001764 select FSL_DSPI if !SPL_NO_DSPI
1765 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001766 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001767 imply SCSI
Peng Maf11e4922019-01-30 19:11:49 +08001768 imply SCSI_AHCI
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001769 help
1770 Support for Freescale LS1043AQDS platform.
1771
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001772config TARGET_LS1043ARDB
1773 bool "Support ls1043ardb"
York Sun0a37cf82016-09-26 08:09:27 -07001774 select ARCH_LS1043A
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001775 select ARM64
Hou Zhiqiang831c0682015-10-26 19:47:57 +08001776 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001777 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001778 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001779 select BOARD_LATE_INIT
Gong Qianyu3ad44722015-10-26 19:47:53 +08001780 select SUPPORT_SPL
Lukasz Majewski044a66c2020-06-04 23:11:51 +08001781 select FSL_DSPI if !SPL_NO_DSPI
1782 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001783 select GPIO_EXTRA_HEADER
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001784 help
1785 Support for Freescale LS1043ARDB platform.
1786
Shaohui Xie126fe702016-09-07 17:56:14 +08001787config TARGET_LS1046AQDS
1788 bool "Support ls1046aqds"
York Sunda28e582016-09-26 08:09:24 -07001789 select ARCH_LS1046A
Shaohui Xie126fe702016-09-07 17:56:14 +08001790 select ARM64
1791 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001792 select ARCH_SUPPORT_TFABOOT
Simon Glassa5d67542017-01-23 13:31:20 -07001793 select BOARD_EARLY_INIT_F
Michal Simek5ed063d2018-07-23 15:55:13 +02001794 select BOARD_LATE_INIT
1795 select DM_SPI_FLASH if DM_SPI
1796 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001797 select FSL_DDR_BIST if !SPL
1798 select FSL_DDR_INTERACTIVE if !SPL
1799 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001800 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001801 imply SCSI
Shaohui Xie126fe702016-09-07 17:56:14 +08001802 help
1803 Support for Freescale LS1046AQDS platform.
1804 The LS1046A Development System (QDS) is a high-performance
1805 development platform that supports the QorIQ LS1046A
1806 Layerscape Architecture processor.
1807
Mingkai Hudd029362016-09-07 18:47:28 +08001808config TARGET_LS1046ARDB
1809 bool "Support ls1046ardb"
York Sunda28e582016-09-26 08:09:24 -07001810 select ARCH_LS1046A
Mingkai Hudd029362016-09-07 18:47:28 +08001811 select ARM64
1812 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001813 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001814 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001815 select BOARD_LATE_INIT
Mingkai Hudd029362016-09-07 18:47:28 +08001816 select DM_SPI_FLASH if DM_SPI
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +08001817 select POWER_MC34VR500
Michal Simek5ed063d2018-07-23 15:55:13 +02001818 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001819 select FSL_DDR_BIST
1820 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001821 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001822 imply SCSI
Mingkai Hudd029362016-09-07 18:47:28 +08001823 help
1824 Support for Freescale LS1046ARDB platform.
1825 The LS1046A Reference Design Board (RDB) is a high-performance
1826 development platform that supports the QorIQ LS1046A
1827 Layerscape Architecture processor.
1828
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001829config TARGET_LS1046AFRWY
1830 bool "Support ls1046afrwy"
1831 select ARCH_LS1046A
1832 select ARM64
1833 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001834 select ARCH_SUPPORT_TFABOOT
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001835 select BOARD_EARLY_INIT_F
1836 select BOARD_LATE_INIT
1837 select DM_SPI_FLASH if DM_SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001838 select GPIO_EXTRA_HEADER
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001839 imply SCSI
1840 help
1841 Support for Freescale LS1046AFRWY platform.
1842 The LS1046A Freeway Board (FRWY) is a high-performance
1843 development platform that supports the QorIQ LS1046A
1844 Layerscape Architecture processor.
Masahiro Yamadadd840582014-07-30 14:08:14 +09001845
Michael Walle4ceb5c62020-10-15 23:08:57 +02001846config TARGET_SL28
1847 bool "Support sl28"
1848 select ARCH_LS1028A
1849 select ARM64
1850 select ARMV8_MULTIENTRY
1851 select SUPPORT_SPL
1852 select BINMAN
Michael Walle356a3382021-03-26 19:40:57 +01001853 select DM
1854 select DM_GPIO
1855 select DM_I2C
1856 select DM_MMC
1857 select DM_SPI_FLASH
1858 select DM_ETH
1859 select DM_MDIO
Simon Glass3232bdf2021-08-01 18:54:44 -06001860 select PCI
Michael Walle356a3382021-03-26 19:40:57 +01001861 select DM_RNG
1862 select DM_RTC
1863 select DM_SCSI
Michael Walle6d1ab4a2021-03-26 19:40:58 +01001864 select DM_SERIAL
Michael Walle356a3382021-03-26 19:40:57 +01001865 select DM_SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001866 select GPIO_EXTRA_HEADER
Michael Walle356a3382021-03-26 19:40:57 +01001867 select SPL_DM if SPL
1868 select SPL_DM_SPI if SPL
1869 select SPL_DM_SPI_FLASH if SPL
1870 select SPL_DM_I2C if SPL
1871 select SPL_DM_MMC if SPL
1872 select SPL_DM_SERIAL if SPL
Michael Walle4ceb5c62020-10-15 23:08:57 +02001873 help
1874 Support for Kontron SMARC-sAL28 board.
1875
Mathew McBridea1d2fd32022-01-31 18:34:43 +05301876config TARGET_TEN64
1877 bool "Support ten64"
1878 select ARCH_LS1088A
1879 select ARCH_MISC_INIT
1880 select ARM64
1881 select ARMV8_MULTIENTRY
1882 select ARCH_SUPPORT_TFABOOT
1883 select BOARD_LATE_INIT
1884 select SUPPORT_SPL
1885 select FSL_DDR_INTERACTIVE if !SD_BOOT
1886 select GPIO_EXTRA_HEADER
1887 help
1888 Support for Traverse Technologies Ten64 board, based
1889 on NXP LS1088A.
1890
Masahiro Yamada66cba042014-10-03 19:21:07 +09001891config ARCH_UNIPHIER
Masahiro Yamadab6ef3a32015-05-29 17:30:01 +09001892 bool "Socionext UniPhier SoCs"
Tom Rinie5ec4812017-01-22 19:43:11 -05001893 select BOARD_LATE_INIT
Masahiro Yamada4e819952015-03-31 12:47:54 +09001894 select DM
Masahiro Yamada15171262020-05-07 22:11:19 +09001895 select DM_ETH
Masahiro Yamadab800cbd2016-02-16 17:03:50 +09001896 select DM_GPIO
Masahiro Yamada4e819952015-03-31 12:47:54 +09001897 select DM_I2C
Masahiro Yamada4aceb3f2016-02-18 19:52:49 +09001898 select DM_MMC
Masahiro Yamada407b01b2020-01-30 22:07:59 +09001899 select DM_MTD
Masahiro Yamada4fb96c42016-10-08 13:25:31 +09001900 select DM_RESET
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001901 select DM_SERIAL
Masahiro Yamada65fce762018-07-19 16:28:25 +09001902 select OF_BOARD_SETUP
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001903 select OF_CONTROL
1904 select OF_LIBFDT
Masahiro Yamada27350c92016-09-17 03:33:01 +09001905 select PINCTRL
Ley Foon Tan0680f1b2017-05-03 17:13:32 +08001906 select SPL_BOARD_INIT if SPL
Masahiro Yamada561ca642017-01-21 18:05:22 +09001907 select SPL_DM if SPL
1908 select SPL_LIBCOMMON_SUPPORT if SPL
1909 select SPL_LIBGENERIC_SUPPORT if SPL
1910 select SPL_OF_CONTROL if SPL
1911 select SPL_PINCTRL if SPL
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001912 select SUPPORT_SPL
Michal Simek08a00cb2018-07-23 15:55:14 +02001913 imply CMD_DM
Masahiro Yamada7ef5b1e2018-07-20 21:47:18 +09001914 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001915 imply FAT_WRITE
Masahiro Yamadab6ef3a32015-05-29 17:30:01 +09001916 help
1917 Support for UniPhier SoC family developed by Socionext Inc.
1918 (formerly, System LSI Business Division of Panasonic Corporation)
Masahiro Yamada66cba042014-10-03 19:21:07 +09001919
Masami Hiramatsu5cd4a352021-06-04 18:45:10 +09001920config ARCH_SYNQUACER
1921 bool "Socionext SynQuacer SoCs"
1922 select ARM64
1923 select DM
1924 select GIC_V3
1925 select PSCI_RESET
1926 select SYSRESET
1927 select SYSRESET_PSCI
1928 select OF_CONTROL
1929 help
1930 Support for SynQuacer SoC family developed by Socionext Inc.
1931 This SoC is used on 96boards EE DeveloperBox.
1932
Trevor Woerner71f63542020-05-06 08:02:42 -04001933config ARCH_STM32
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001934 bool "Support STMicroelectronics STM32 MCU with cortex M"
rev13@wp.pled09a552015-03-01 12:44:42 +01001935 select CPU_V7M
Kamil Lulko66562412015-12-01 09:08:19 +01001936 select DM
1937 select DM_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001938 imply CMD_DM
rev13@wp.pled09a552015-03-01 12:44:42 +01001939
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01001940config ARCH_STI
Patrick Delaunayeae488b2022-05-20 18:38:10 +02001941 bool "Support STMicroelectronics SoCs"
Michal Simek5ed063d2018-07-23 15:55:13 +02001942 select BLK
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301943 select CPU_V7A
Patrice Chotard214a17e2017-02-21 13:37:07 +01001944 select DM
Patrice Chotardeee20f82017-02-21 13:37:09 +01001945 select DM_MMC
Patrice Chotard584861f2017-03-22 10:54:03 +01001946 select DM_RESET
Michal Simek5ed063d2018-07-23 15:55:13 +02001947 select DM_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001948 imply CMD_DM
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01001949 help
1950 Support for STMicroelectronics STiH407/10 SoC family.
1951 This SoC is used on Linaro 96Board STiH410-B2260
1952
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001953config ARCH_STM32MP
1954 bool "Support STMicroelectronics STM32MP Socs with cortex A"
Patrick Delaunay08772f62018-03-20 10:54:53 +01001955 select ARCH_MISC_INIT
Patrick Delaunay654706b2020-04-01 09:07:33 +02001956 select ARCH_SUPPORT_TFABOOT
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001957 select BOARD_LATE_INIT
1958 select CLK
1959 select DM
1960 select DM_GPIO
1961 select DM_RESET
1962 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001963 select MISC
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001964 select OF_CONTROL
1965 select OF_LIBFDT
Patrick Delaunay05d36932019-07-05 17:20:14 +02001966 select OF_SYSTEM_SETUP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001967 select PINCTRL
1968 select REGMAP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001969 select SYSCON
Patrick Delaunay86634a92018-03-20 14:15:06 +01001970 select SYSRESET
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001971 select SYS_THUMB_BUILD
Kever Yang09259fc2019-04-02 20:41:25 +08001972 imply SPL_SYSRESET
Michal Simek08a00cb2018-07-23 15:55:14 +02001973 imply CMD_DM
Patrick Delaunayc16cc4f2019-04-12 11:55:46 +02001974 imply CMD_POWEROFF
Patrick Delaunayf2193612019-07-30 19:16:28 +02001975 imply OF_LIBFDT_OVERLAY
Patrick Delaunayb4ae34b2019-02-27 17:01:11 +01001976 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Patrick Delaunayce3772c2019-04-18 17:32:38 +02001977 imply USE_PREBOOT
Simon Glassd6b318d2021-12-18 11:27:50 -07001978 imply TIMESTAMP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001979 help
1980 Support for STM32MP SoC family developed by STMicroelectronics,
1981 MPUs based on ARM cortex A core
Patrick Delaunayabf26782019-02-12 11:44:39 +01001982 U-BOOT is running in DDR, loaded by the First Stage BootLoader (FSBL).
1983 FSBL can be TF-A: Trusted Firmware for Cortex A, for trusted boot
1984 chain.
1985 SPL is the unsecure FSBL for the basic boot chain.
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001986
Simon Glass2444dae2015-08-30 16:55:38 -06001987config ARCH_ROCKCHIP
1988 bool "Support Rockchip SoCs"
Simon Glassaa150382016-06-12 23:30:14 -06001989 select BLK
Johan Gunnarsson475bb942021-07-25 16:25:58 +02001990 select BINMAN if SPL_OPTEE || (SPL && !ARM64)
Simon Glass2444dae2015-08-30 16:55:38 -06001991 select DM
Simon Glassaa150382016-06-12 23:30:14 -06001992 select DM_GPIO
1993 select DM_I2C
1994 select DM_MMC
Michal Simek5ed063d2018-07-23 15:55:13 +02001995 select DM_PWM
1996 select DM_REGULATOR
Simon Glassaa150382016-06-12 23:30:14 -06001997 select DM_SERIAL
1998 select DM_SPI
1999 select DM_SPI_FLASH
Philipp Tomsich14ad6eb2017-10-10 16:21:03 +02002000 select ENABLE_ARM_SOC_BOOT0_HOOK
Michal Simek5ed063d2018-07-23 15:55:13 +02002001 select OF_CONTROL
Adam Fordf1b1f772018-04-15 13:51:26 -04002002 select SPI
Michal Simek5ed063d2018-07-23 15:55:13 +02002003 select SPL_DM if SPL
Lukasz Majewski56c40462020-06-04 23:11:53 +08002004 select SPL_DM_SPI if SPL
2005 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02002006 select SYS_MALLOC_F
2007 select SYS_THUMB_BUILD if !ARM64
2008 imply ADC
Michal Simek08a00cb2018-07-23 15:55:14 +02002009 imply CMD_DM
Kever Yangb0a569d2019-03-29 09:08:58 +08002010 imply DEBUG_UART_BOARD_INIT
Masahiro Yamada7325f6c2018-04-25 18:47:52 +09002011 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04002012 imply FAT_WRITE
Philipp Tomsich8e8bccc2017-09-20 13:50:13 +02002013 imply SARADC_ROCKCHIP
Michal Simek5ed063d2018-07-23 15:55:13 +02002014 imply SPL_SYSRESET
Thomas Hebb64eff472019-11-15 08:48:57 -08002015 imply SPL_SYS_MALLOC_SIMPLE
Kever Yangc3c03312018-04-19 11:37:09 +08002016 imply SYS_NS16550
Michal Simek5ed063d2018-07-23 15:55:13 +02002017 imply TPL_SYSRESET
2018 imply USB_FUNCTION_FASTBOOT
Simon Glass2444dae2015-08-30 16:55:38 -06002019
Suneel Garapati03c22882019-10-19 18:37:55 -07002020config ARCH_OCTEONTX
2021 bool "Support OcteonTX SoCs"
Stefan Roese7a780742020-09-23 11:01:30 +02002022 select CLK
Suneel Garapati03c22882019-10-19 18:37:55 -07002023 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002024 select GPIO_EXTRA_HEADER
Suneel Garapati03c22882019-10-19 18:37:55 -07002025 select ARM64
2026 select OF_CONTROL
2027 select OF_LIVE
2028 select BOARD_LATE_INIT
2029 select SYS_CACHE_SHIFT_7
Tom Rini7856cd52021-12-12 22:12:32 -05002030 select SYS_PCI_64BIT if PCI
Simon Glass239d22c2021-12-16 20:59:36 -07002031 imply OF_HAS_PRIOR_STAGE
Suneel Garapati0a668f62019-10-19 18:47:37 -07002032
2033config ARCH_OCTEONTX2
2034 bool "Support OcteonTX2 SoCs"
Stefan Roese7a780742020-09-23 11:01:30 +02002035 select CLK
Suneel Garapati0a668f62019-10-19 18:47:37 -07002036 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002037 select GPIO_EXTRA_HEADER
Suneel Garapati0a668f62019-10-19 18:47:37 -07002038 select ARM64
2039 select OF_CONTROL
2040 select OF_LIVE
2041 select BOARD_LATE_INIT
2042 select SYS_CACHE_SHIFT_7
Tom Rini7856cd52021-12-12 22:12:32 -05002043 select SYS_PCI_64BIT if PCI
Simon Glass239d22c2021-12-16 20:59:36 -07002044 imply OF_HAS_PRIOR_STAGE
Suneel Garapati0a668f62019-10-19 18:47:37 -07002045
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002046config TARGET_THUNDERX_88XX
2047 bool "Support ThunderX 88xx"
Marek Vasutb4ba1692016-06-01 02:33:53 +02002048 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002049 select GPIO_EXTRA_HEADER
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002050 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01002051 select PL01X_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02002052 select SYS_CACHE_SHIFT_7
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002053
maxims@google.com4697abe2017-01-18 13:44:55 -08002054config ARCH_ASPEED
2055 bool "Support Aspeed SoCs"
maxims@google.com4697abe2017-01-18 13:44:55 -08002056 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +02002057 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +02002058 imply CMD_DM
maxims@google.com4697abe2017-01-18 13:44:55 -08002059
liu haoe3aafef2019-10-31 07:51:08 +00002060config TARGET_DURIAN
2061 bool "Support Phytium Durian Platform"
2062 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002063 select GPIO_EXTRA_HEADER
liu haoe3aafef2019-10-31 07:51:08 +00002064 help
2065 Support for durian platform.
2066 It has 2GB Sdram, uart and pcie.
2067
weichangzhengb9d0f002022-03-02 15:09:05 +08002068config TARGET_POMELO
2069 bool "Support Phytium Pomelo Platform"
2070 select ARM64
2071 select DM
2072 select AHCI
2073 select SCSI_AHCI
2074 select AHCI_PCI
2075 select BLK
2076 select PCI
2077 select DM_PCI
2078 select SCSI
2079 select DM_SCSI
2080 select DM_SERIAL
2081 select DM_ETH if NET
2082 imply CMD_PCI
2083 help
2084 Support for pomelo platform.
2085 It has 8GB Sdram, uart and pcie.
2086
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002087config TARGET_PRESIDIO_ASIC
2088 bool "Support Cortina Presidio ASIC Platform"
2089 select ARM64
Tom Rini5afdcca2021-08-19 14:19:39 -04002090 select GICV2
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002091
Andrii Anisov770a8ee2020-08-06 12:42:47 +03002092config TARGET_XENGUEST_ARM64
2093 bool "Xen guest ARM64"
2094 select ARM64
2095 select XEN
2096 select OF_CONTROL
2097 select LINUX_KERNEL_IMAGE_HEADER
Peng Fan384d5cf2020-08-06 12:42:50 +03002098 select XEN_SERIAL
Oleksandr Andrushchenko60e49ff2020-08-06 12:42:53 +03002099 select SSCANF
Simon Glass239d22c2021-12-16 20:59:36 -07002100 imply OF_HAS_PRIOR_STAGE
2101
Nick Hawkins4276c9b2022-06-08 16:21:34 -05002102config ARCH_GXP
2103 bool "Support HPE GXP SoCs"
2104 select DM
2105 select OF_CONTROL
2106 imply CMD_DM
2107
Masahiro Yamadadd840582014-07-30 14:08:14 +09002108endchoice
2109
Tom Rini97744622021-08-30 09:16:30 -04002110config SUPPORT_PASSING_ATAGS
2111 bool "Support pre-devicetree ATAG-based booting"
2112 depends on !ARM64
2113 imply SETUP_MEMORY_TAGS
2114 help
2115 Support for booting older Linux kernels, using ATAGs rather than
2116 passing a devicetree. This is option is rarely used, and the
2117 semantics are defined at
2118 https://www.kernel.org/doc/Documentation/arm/Booting at section 4a.
2119
2120config SETUP_MEMORY_TAGS
2121 bool "Pass memory size information via ATAG"
2122 depends on SUPPORT_PASSING_ATAGS
2123
2124config CMDLINE_TAG
2125 bool "Pass Linux kernel cmdline via ATAG"
2126 depends on SUPPORT_PASSING_ATAGS
2127
2128config INITRD_TAG
2129 bool "Pass initrd starting point and size via ATAG"
2130 depends on SUPPORT_PASSING_ATAGS
2131
2132config REVISION_TAG
2133 bool "Pass system revision via ATAG"
2134 depends on SUPPORT_PASSING_ATAGS
2135
2136config SERIAL_TAG
2137 bool "Pass system serial number via ATAG"
2138 depends on SUPPORT_PASSING_ATAGS
2139
Tom Rini87e8d382021-08-30 09:16:31 -04002140config STATIC_MACH_TYPE
2141 bool "Statically define the Machine ID number"
Pali Rohár012d4be2022-08-11 22:29:03 +02002142 default y if TARGET_DS109 || TARGET_NOKIA_RX51 || TARGET_DS414 || DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac"
Tom Rini87e8d382021-08-30 09:16:31 -04002143 help
2144 When booting via ATAGs, enable this option if we know the correct
2145 machine ID number to use at compile time. Some systems will be
2146 passed the number dynamically by whatever loads U-Boot.
2147
2148config MACH_TYPE
2149 int "Machine ID number"
2150 depends on STATIC_MACH_TYPE
Pali Rohár012d4be2022-08-11 22:29:03 +02002151 default 527 if TARGET_DS109
2152 default 1955 if TARGET_NOKIA_RX51
2153 default 3036 if TARGET_DS414
2154 default 4283 if DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac"
Tom Rini87e8d382021-08-30 09:16:31 -04002155 help
2156 When booting via ATAGs, the machine type must be passed as a number.
2157 For the full list see https://www.arm.linux.org.uk/developer/machines
2158
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002159config ARCH_SUPPORT_TFABOOT
2160 bool
2161
2162config TFABOOT
2163 bool "Support for booting from TF-A"
2164 depends on ARCH_SUPPORT_TFABOOT
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002165 help
Andre Przywaracee2e022020-09-30 15:45:07 +01002166 Some platforms support the setup of secure registers (for instance
2167 for CPU errata handling) or provide secure services like PSCI.
2168 Those services could also be provided by other firmware parts
2169 like TF-A (Trusted Firmware for Cortex-A), in which case U-Boot
2170 does not need to (and cannot) execute this code.
2171 Enabling this option will make a U-Boot binary that is relying
2172 on other firmware layers to provide secure functionality.
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002173
Andrew F. Davis5fbed8f2018-02-14 11:53:37 -06002174config TI_SECURE_DEVICE
2175 bool "HS Device Type Support"
Andrew F. Davis3a543a82019-04-12 12:54:45 -04002176 depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_K3
Andrew F. Davis5fbed8f2018-02-14 11:53:37 -06002177 help
2178 If a high secure (HS) device type is being used, this config
2179 must be set. This option impacts various aspects of the
2180 build system (to create signed boot images that can be
2181 authenticated) and the code. See the doc/README.ti-secure
2182 file for further details.
2183
Tom Rini440c00d2021-12-17 18:08:45 -05002184config SYS_KWD_CONFIG
2185 string "kwbimage config file path"
2186 depends on ARCH_KIRKWOOD || ARCH_MVEBU
2187 default "arch/arm/mach-mvebu/kwbimage.cfg"
2188 help
2189 Path within the source directory to the kwbimage.cfg file to use
2190 when packaging the U-Boot image for use.
2191
Mark Kettenis003b6572021-10-23 16:58:03 +02002192source "arch/arm/mach-apple/Kconfig"
2193
maxims@google.com4697abe2017-01-18 13:44:55 -08002194source "arch/arm/mach-aspeed/Kconfig"
2195
Masahiro Yamada4614b892015-02-20 17:04:01 +09002196source "arch/arm/mach-at91/Kconfig"
2197
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +09002198source "arch/arm/mach-bcm283x/Kconfig"
Masahiro Yamada3491ba62014-08-31 07:11:01 +09002199
William Zhangf8209d32022-05-09 09:28:02 -07002200source "arch/arm/mach-bcmbca/Kconfig"
2201
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -04002202source "arch/arm/mach-bcmstb/Kconfig"
2203
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +09002204source "arch/arm/mach-davinci/Kconfig"
Simon Glass34e609c2015-02-05 21:41:39 -07002205
Thomas Abraham77b55e82015-08-03 17:58:00 +05302206source "arch/arm/mach-exynos/Kconfig"
Masahiro Yamada72df68c2014-08-31 07:11:00 +09002207
Nick Hawkins4276c9b2022-06-08 16:21:34 -05002208source "arch/arm/mach-hpe/gxp/Kconfig"
2209
Masahiro Yamada72a8ff42015-02-20 17:04:08 +09002210source "arch/arm/mach-highbank/Kconfig"
Masahiro Yamadaef2b6942014-08-31 07:11:07 +09002211
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +09002212source "arch/arm/mach-integrator/Kconfig"
2213
Robert Markoe479a7d2020-07-06 10:37:54 +02002214source "arch/arm/mach-ipq40xx/Kconfig"
2215
Lokesh Vutla586bde92018-08-27 15:57:08 +05302216source "arch/arm/mach-k3/Kconfig"
2217
Masahiro Yamada39a72342015-02-20 17:04:11 +09002218source "arch/arm/mach-keystone/Kconfig"
Masahiro Yamadac338f092014-08-31 07:11:05 +09002219
Masahiro Yamada56f86e32015-02-20 17:04:06 +09002220source "arch/arm/mach-kirkwood/Kconfig"
Masahiro Yamada47539e22014-08-31 07:10:59 +09002221
Trevor Woernerb3d9a8b2020-05-06 08:02:36 -04002222source "arch/arm/mach-lpc32xx/Kconfig"
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +03002223
Stefan Roesec3d89142015-08-25 13:18:38 +02002224source "arch/arm/mach-mvebu/Kconfig"
2225
Suneel Garapati03c22882019-10-19 18:37:55 -07002226source "arch/arm/mach-octeontx/Kconfig"
Suneel Garapati0a668f62019-10-19 18:47:37 -07002227
2228source "arch/arm/mach-octeontx2/Kconfig"
2229
York Sun0a37cf82016-09-26 08:09:27 -07002230source "arch/arm/cpu/armv7/ls102xa/Kconfig"
2231
Magnus Lilja3159ec62018-05-11 14:06:54 +02002232source "arch/arm/mach-imx/mx3/Kconfig"
2233
Peng Fan7a7391f2018-01-10 13:20:19 +08002234source "arch/arm/mach-imx/mx5/Kconfig"
Adrian Alonso1a8150d2015-09-03 11:49:28 -05002235
Stefano Babic552a8482017-06-29 10:16:06 +02002236source "arch/arm/mach-imx/mx6/Kconfig"
Boris BREZILLON89ebc822015-03-04 13:13:03 +01002237
Peng Fan7a7391f2018-01-10 13:20:19 +08002238source "arch/arm/mach-imx/mx7/Kconfig"
2239
2240source "arch/arm/mach-imx/mx7ulp/Kconfig"
2241
Peng Fanb2b8b9b2018-10-18 14:28:08 +02002242source "arch/arm/mach-imx/imx8/Kconfig"
2243
Peng Fancd357ad2018-11-20 10:19:25 +00002244source "arch/arm/mach-imx/imx8m/Kconfig"
Andrej Rosano424ee3d2015-04-08 18:56:29 +02002245
Peng Fan19b990b2021-08-07 16:00:30 +08002246source "arch/arm/mach-imx/imx8ulp/Kconfig"
2247
Peng Fan881df6e2022-07-26 16:40:39 +08002248source "arch/arm/mach-imx/imx9/Kconfig"
2249
Giulio Benetti77eb9a92020-01-10 15:51:47 +01002250source "arch/arm/mach-imx/imxrt/Kconfig"
2251
Stefan Agnerc5343d42018-02-06 09:44:34 +01002252source "arch/arm/mach-imx/mxs/Kconfig"
2253
Tom Rini983e3702016-11-07 21:34:54 -05002254source "arch/arm/mach-omap2/Kconfig"
Madan Srinivas63847262016-05-19 19:10:43 -05002255
York Sunda28e582016-09-26 08:09:24 -07002256source "arch/arm/cpu/armv8/fsl-layerscape/Kconfig"
2257
Masahiro Yamada3e93b4e2015-02-20 17:04:09 +09002258source "arch/arm/mach-orion5x/Kconfig"
Masahiro Yamada22f2be72014-08-31 07:11:06 +09002259
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05302260source "arch/arm/mach-owl/Kconfig"
2261
Nobuhiro Iwamatsubadbb632015-10-09 16:40:09 +09002262source "arch/arm/mach-rmobile/Kconfig"
Masahiro Yamadaf40b9892014-08-31 07:10:57 +09002263
Beniamino Galvanibfcef282016-05-08 08:30:16 +02002264source "arch/arm/mach-meson/Kconfig"
2265
Ryder Leecbd2fba2018-11-15 10:07:52 +08002266source "arch/arm/mach-mediatek/Kconfig"
2267
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03002268source "arch/arm/mach-qemu/Kconfig"
2269
Simon Glass2444dae2015-08-30 16:55:38 -06002270source "arch/arm/mach-rockchip/Kconfig"
2271
Minkyu Kang225f5ee2015-11-20 15:24:57 +09002272source "arch/arm/mach-s5pc1xx/Kconfig"
Simon Glass311757b2014-10-07 22:01:50 -06002273
Mateusz Kulikowski08592132016-03-31 23:12:32 +02002274source "arch/arm/mach-snapdragon/Kconfig"
2275
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09002276source "arch/arm/mach-socfpga/Kconfig"
2277
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01002278source "arch/arm/mach-sti/Kconfig"
2279
Vikas Manocha0a61ee82016-01-15 17:49:06 -08002280source "arch/arm/mach-stm32/Kconfig"
2281
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01002282source "arch/arm/mach-stm32mp/Kconfig"
2283
Masahiro Yamada3abfd882017-04-28 19:42:18 +09002284source "arch/arm/mach-sunxi/Kconfig"
2285
Masahiro Yamada09f455d2015-02-20 17:04:04 +09002286source "arch/arm/mach-tegra/Kconfig"
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09002287
Stephan Gerhold689088f2020-01-04 18:45:17 +01002288source "arch/arm/mach-u8500/Kconfig"
2289
Masahiro Yamada4c425572015-02-27 02:26:42 +09002290source "arch/arm/mach-uniphier/Kconfig"
Masahiro Yamada66cba042014-10-03 19:21:07 +09002291
Stefan Agner7966b432017-03-13 18:41:36 -07002292source "arch/arm/cpu/armv7/vf610/Kconfig"
2293
Masahiro Yamada0107f242015-03-16 16:43:22 +09002294source "arch/arm/mach-zynq/Kconfig"
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09002295
Michal Simek274ccb52019-01-17 08:22:43 +01002296source "arch/arm/mach-zynqmp/Kconfig"
2297
Michal Simekec48b6c2018-08-22 14:55:27 +02002298source "arch/arm/mach-versal/Kconfig"
2299
Michal Simek1d6c54e2018-04-12 17:39:46 +02002300source "arch/arm/mach-zynqmp-r5/Kconfig"
2301
Hans de Goedeea624e12014-11-14 09:34:30 +01002302source "arch/arm/cpu/armv7/Kconfig"
2303
Linus Walleij23b58772015-03-09 10:53:21 +01002304source "arch/arm/cpu/armv8/Kconfig"
2305
Stefano Babic552a8482017-06-29 10:16:06 +02002306source "arch/arm/mach-imx/Kconfig"
Boris BREZILLONa05a6042015-03-04 13:13:04 +01002307
Stefan Bosch95e9a8e2020-07-10 19:07:26 +02002308source "arch/arm/mach-nexell/Kconfig"
2309
Jim Liu84335542022-04-19 13:32:19 +08002310source "arch/arm/mach-npcm/Kconfig"
2311
Usama Arif565add12020-08-12 16:12:53 +01002312source "board/armltd/total_compute/Kconfig"
Rui Miguel Silvaf98457d2022-05-11 10:55:41 +01002313source "board/armltd/corstone1000/Kconfig"
Heiko Schocherd8ccbe92016-06-07 08:31:25 +02002314source "board/bosch/shc/Kconfig"
Sjoerd Simons45123802019-02-25 15:33:00 +00002315source "board/bosch/guardian/Kconfig"
Suneel Garapati03c22882019-10-19 18:37:55 -07002316source "board/Marvell/octeontx/Kconfig"
Suneel Garapati0a668f62019-10-19 18:47:37 -07002317source "board/Marvell/octeontx2/Kconfig"
Kristian Amlie15e30102021-09-07 08:37:51 +02002318source "board/armltd/vexpress/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09002319source "board/armltd/vexpress64/Kconfig"
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002320source "board/cortina/presidio-asic/Kconfig"
Philippe Reynesbe2fc082019-01-31 18:57:36 +01002321source "board/broadcom/bcm963158/Kconfig"
Philippe Reynesa241ccd2022-02-11 19:18:38 +01002322source "board/broadcom/bcm96753ref/Kconfig"
Philippe Reynes645b7ec2020-01-07 20:14:17 +01002323source "board/broadcom/bcm968360bg/Kconfig"
Philippe Reynes40b59b02018-10-11 18:31:58 +02002324source "board/broadcom/bcm968580xref/Kconfig"
Rayagonda Kokatanur291635a2020-07-15 22:48:55 +05302325source "board/broadcom/bcmns3/Kconfig"
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002326source "board/cavium/thunderx/Kconfig"
Felix Brack85ab0452018-01-23 18:27:22 +01002327source "board/eets/pdu001/Kconfig"
Bin Meng6f332762018-10-15 02:21:18 -07002328source "board/emulation/qemu-arm/Kconfig"
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05302329source "board/freescale/ls2080aqds/Kconfig"
2330source "board/freescale/ls2080ardb/Kconfig"
Ashish Kumare84a3242017-08-31 16:12:54 +05302331source "board/freescale/ls1088a/Kconfig"
Yuantian Tang353f36d2019-04-10 16:43:34 +08002332source "board/freescale/ls1028a/Kconfig"
Wang Huan550e3dc2014-09-05 13:52:44 +08002333source "board/freescale/ls1021aqds/Kconfig"
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08002334source "board/freescale/ls1043aqds/Kconfig"
Wang Huanc8a7d9d2014-09-05 13:52:45 +08002335source "board/freescale/ls1021atwr/Kconfig"
Jianchao Wang87821222019-07-19 00:30:01 +03002336source "board/freescale/ls1021atsn/Kconfig"
Feng Li20c700f2016-11-03 14:15:17 +08002337source "board/freescale/ls1021aiot/Kconfig"
Shaohui Xie126fe702016-09-07 17:56:14 +08002338source "board/freescale/ls1046aqds/Kconfig"
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002339source "board/freescale/ls1043ardb/Kconfig"
Mingkai Hudd029362016-09-07 18:47:28 +08002340source "board/freescale/ls1046ardb/Kconfig"
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00002341source "board/freescale/ls1046afrwy/Kconfig"
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05302342source "board/freescale/ls1012aqds/Kconfig"
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05302343source "board/freescale/ls1012ardb/Kconfig"
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05302344source "board/freescale/ls1012afrdm/Kconfig"
Priyanka Jain58c3e622018-11-28 13:04:27 +00002345source "board/freescale/lx2160a/Kconfig"
Marcin Niestrojab38bf62017-01-25 09:53:08 +01002346source "board/grinn/chiliboard/Kconfig"
Tom Rini345243e2015-09-02 15:32:20 -04002347source "board/hisilicon/hikey/Kconfig"
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05302348source "board/hisilicon/hikey960/Kconfig"
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02002349source "board/hisilicon/poplar/Kconfig"
Ladislav Michla96c08f2017-04-01 17:17:16 +02002350source "board/isee/igep003x/Kconfig"
Michael Walle4ceb5c62020-10-15 23:08:57 +02002351source "board/kontron/sl28/Kconfig"
Parthiban Nallathambi10e959a2020-07-27 16:48:41 +02002352source "board/myir/mys_6ulx/Kconfig"
Tom Rini3a21d452022-06-10 22:59:35 -04002353source "board/siemens/common/Kconfig"
Navin Sankar Velliangiria3a0bc82021-05-18 09:03:20 +05302354source "board/seeed/npi_imx6ull/Kconfig"
Masami Hiramatsu5cd4a352021-06-04 18:45:10 +09002355source "board/socionext/developerbox/Kconfig"
Vikas Manocha9fa32b12014-11-18 10:42:22 -08002356source "board/st/stv0991/Kconfig"
Enric Balletbò i Serra9d1b2982015-09-07 07:43:20 +02002357source "board/tcl/sl50/Kconfig"
Mathew McBridea1d2fd32022-01-31 18:34:43 +05302358source "board/traverse/ten64/Kconfig"
Parthiban Nallathambid8d33b62019-04-18 00:04:09 +02002359source "board/variscite/dart_6ul/Kconfig"
Yegor Yefremov6ce89322015-05-29 19:27:29 +02002360source "board/vscom/baltos/Kconfig"
liu haoe3aafef2019-10-31 07:51:08 +00002361source "board/phytium/durian/Kconfig"
weichangzhengb9d0f002022-03-02 15:09:05 +08002362source "board/phytium/pomelo/Kconfig"
Andrii Anisov770a8ee2020-08-06 12:42:47 +03002363source "board/xen/xenguest_arm64/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09002364
Masahiro Yamada51b17d42014-09-01 11:06:34 +09002365source "arch/arm/Kconfig.debug"
2366
Masahiro Yamadadd840582014-07-30 14:08:14 +09002367endmenu