Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 2 | /* |
Graeme Russ | dbf7115 | 2011-04-13 19:43:26 +1000 | [diff] [blame] | 3 | * (C) Copyright 2008-2011 |
| 4 | * Graeme Russ, <graeme.russ@gmail.com> |
| 5 | * |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 6 | * (C) Copyright 2002 |
Albert ARIBAUD | fa82f87 | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 7 | * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se> |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 8 | * |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 9 | * (C) Copyright 2002 |
| 10 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 11 | * Marius Groeger <mgroeger@sysgo.de> |
| 12 | * |
| 13 | * (C) Copyright 2002 |
| 14 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 15 | * Alex Zuepke <azu@sysgo.de> |
| 16 | * |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 17 | * Part of this file is adapted from coreboot |
| 18 | * src/arch/x86/lib/cpu.c |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 19 | */ |
| 20 | |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 21 | #include <common.h> |
Simon Glass | 52f2423 | 2020-05-10 11:40:00 -0600 | [diff] [blame] | 22 | #include <bootstage.h> |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 23 | #include <command.h> |
Simon Glass | 9edefc2 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 24 | #include <cpu_func.h> |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 25 | #include <dm.h> |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 26 | #include <errno.h> |
Simon Glass | 35a3f87 | 2019-12-28 10:44:56 -0700 | [diff] [blame] | 27 | #include <init.h> |
Simon Glass | b95611f | 2020-07-16 21:22:30 -0600 | [diff] [blame^] | 28 | #include <irq.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 29 | #include <log.h> |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 30 | #include <malloc.h> |
Bin Meng | d8906c1 | 2016-06-08 05:07:38 -0700 | [diff] [blame] | 31 | #include <syscon.h> |
Simon Glass | 3cabcf9 | 2020-04-08 16:57:35 -0600 | [diff] [blame] | 32 | #include <acpi/acpi_s3.h> |
Simon Glass | 776cc20 | 2020-04-08 16:57:36 -0600 | [diff] [blame] | 33 | #include <acpi/acpi_table.h> |
Bin Meng | a0609a8 | 2018-07-18 21:42:15 -0700 | [diff] [blame] | 34 | #include <asm/acpi.h> |
Stefan Reinauer | 095593c | 2012-12-02 04:49:50 +0000 | [diff] [blame] | 35 | #include <asm/control_regs.h> |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 36 | #include <asm/coreboot_tables.h> |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 37 | #include <asm/cpu.h> |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 38 | #include <asm/lapic.h> |
Simon Glass | e77b62e | 2016-03-11 22:07:11 -0700 | [diff] [blame] | 39 | #include <asm/microcode.h> |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 40 | #include <asm/mp.h> |
Bin Meng | 0c2b7ee | 2016-05-11 07:45:00 -0700 | [diff] [blame] | 41 | #include <asm/mrccache.h> |
Bin Meng | 43dd22f | 2015-07-06 16:31:30 +0800 | [diff] [blame] | 42 | #include <asm/msr.h> |
| 43 | #include <asm/mtrr.h> |
Simon Glass | a49e3c7 | 2014-11-12 22:42:26 -0700 | [diff] [blame] | 44 | #include <asm/post.h> |
Graeme Russ | c53fd2b | 2011-02-12 15:11:30 +1100 | [diff] [blame] | 45 | #include <asm/processor.h> |
Graeme Russ | 0c24c9c | 2011-02-12 15:11:32 +1100 | [diff] [blame] | 46 | #include <asm/processor-flags.h> |
Graeme Russ | 3f5f18d | 2008-12-07 10:29:02 +1100 | [diff] [blame] | 47 | #include <asm/interrupt.h> |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 48 | #include <asm/tables.h> |
Gabe Black | 60a9b6b | 2011-11-16 23:32:50 +0000 | [diff] [blame] | 49 | #include <linux/compiler.h> |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 50 | |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 51 | DECLARE_GLOBAL_DATA_PTR; |
| 52 | |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 53 | #ifndef CONFIG_TPL_BUILD |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 54 | static const char *const x86_vendor_name[] = { |
| 55 | [X86_VENDOR_INTEL] = "Intel", |
| 56 | [X86_VENDOR_CYRIX] = "Cyrix", |
| 57 | [X86_VENDOR_AMD] = "AMD", |
| 58 | [X86_VENDOR_UMC] = "UMC", |
| 59 | [X86_VENDOR_NEXGEN] = "NexGen", |
| 60 | [X86_VENDOR_CENTAUR] = "Centaur", |
| 61 | [X86_VENDOR_RISE] = "Rise", |
| 62 | [X86_VENDOR_TRANSMETA] = "Transmeta", |
| 63 | [X86_VENDOR_NSC] = "NSC", |
| 64 | [X86_VENDOR_SIS] = "SiS", |
| 65 | }; |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 66 | #endif |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 67 | |
Gabe Black | f30fc4d | 2012-10-20 12:33:10 +0000 | [diff] [blame] | 68 | int __weak x86_cleanup_before_linux(void) |
| 69 | { |
Simon Glass | 7949703 | 2013-04-17 16:13:35 +0000 | [diff] [blame] | 70 | #ifdef CONFIG_BOOTSTAGE_STASH |
Simon Glass | ee2b243 | 2015-03-02 17:04:37 -0700 | [diff] [blame] | 71 | bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH_ADDR, |
Simon Glass | 7949703 | 2013-04-17 16:13:35 +0000 | [diff] [blame] | 72 | CONFIG_BOOTSTAGE_STASH_SIZE); |
| 73 | #endif |
| 74 | |
Gabe Black | f30fc4d | 2012-10-20 12:33:10 +0000 | [diff] [blame] | 75 | return 0; |
| 76 | } |
| 77 | |
Graeme Russ | d653244 | 2011-12-27 22:46:43 +1100 | [diff] [blame] | 78 | int x86_init_cache(void) |
| 79 | { |
| 80 | enable_caches(); |
| 81 | |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 82 | return 0; |
| 83 | } |
Graeme Russ | d653244 | 2011-12-27 22:46:43 +1100 | [diff] [blame] | 84 | int init_cache(void) __attribute__((weak, alias("x86_init_cache"))); |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 85 | |
Graeme Russ | 717979f | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 86 | void flush_cache(unsigned long dummy1, unsigned long dummy2) |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 87 | { |
| 88 | asm("wbinvd\n"); |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 89 | } |
Graeme Russ | 3f5f18d | 2008-12-07 10:29:02 +1100 | [diff] [blame] | 90 | |
Stefan Reinauer | 095593c | 2012-12-02 04:49:50 +0000 | [diff] [blame] | 91 | /* Define these functions to allow ehch-hcd to function */ |
| 92 | void flush_dcache_range(unsigned long start, unsigned long stop) |
| 93 | { |
| 94 | } |
| 95 | |
| 96 | void invalidate_dcache_range(unsigned long start, unsigned long stop) |
| 97 | { |
| 98 | } |
Simon Glass | 8937140 | 2013-02-28 19:26:11 +0000 | [diff] [blame] | 99 | |
| 100 | void dcache_enable(void) |
| 101 | { |
| 102 | enable_caches(); |
| 103 | } |
| 104 | |
| 105 | void dcache_disable(void) |
| 106 | { |
| 107 | disable_caches(); |
| 108 | } |
| 109 | |
| 110 | void icache_enable(void) |
| 111 | { |
| 112 | } |
| 113 | |
| 114 | void icache_disable(void) |
| 115 | { |
| 116 | } |
| 117 | |
| 118 | int icache_status(void) |
| 119 | { |
| 120 | return 1; |
| 121 | } |
Simon Glass | 7bddac9 | 2014-10-10 08:21:52 -0600 | [diff] [blame] | 122 | |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 123 | #ifndef CONFIG_TPL_BUILD |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 124 | const char *cpu_vendor_name(int vendor) |
| 125 | { |
| 126 | const char *name; |
| 127 | name = "<invalid cpu vendor>"; |
Heinrich Schuchardt | 39670c3 | 2017-11-20 19:45:56 +0100 | [diff] [blame] | 128 | if (vendor < ARRAY_SIZE(x86_vendor_name) && |
| 129 | x86_vendor_name[vendor]) |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 130 | name = x86_vendor_name[vendor]; |
| 131 | |
| 132 | return name; |
| 133 | } |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 134 | #endif |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 135 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 136 | char *cpu_get_name(char *name) |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 137 | { |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 138 | unsigned int *name_as_ints = (unsigned int *)name; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 139 | struct cpuid_result regs; |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 140 | char *ptr; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 141 | int i; |
| 142 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 143 | /* This bit adds up to 48 bytes */ |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 144 | for (i = 0; i < 3; i++) { |
| 145 | regs = cpuid(0x80000002 + i); |
| 146 | name_as_ints[i * 4 + 0] = regs.eax; |
| 147 | name_as_ints[i * 4 + 1] = regs.ebx; |
| 148 | name_as_ints[i * 4 + 2] = regs.ecx; |
| 149 | name_as_ints[i * 4 + 3] = regs.edx; |
| 150 | } |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 151 | name[CPU_MAX_NAME_LEN - 1] = '\0'; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 152 | |
| 153 | /* Skip leading spaces. */ |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 154 | ptr = name; |
| 155 | while (*ptr == ' ') |
| 156 | ptr++; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 157 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 158 | return ptr; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 159 | } |
| 160 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 161 | int default_print_cpuinfo(void) |
Simon Glass | 92cc94a | 2014-10-10 08:21:54 -0600 | [diff] [blame] | 162 | { |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 163 | printf("CPU: %s, vendor %s, device %xh\n", |
| 164 | cpu_has_64bit() ? "x86_64" : "x86", |
| 165 | cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device); |
Simon Glass | 92cc94a | 2014-10-10 08:21:54 -0600 | [diff] [blame] | 166 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 167 | if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) { |
| 168 | debug("ACPI previous sleep state: %s\n", |
| 169 | acpi_ss_string(gd->arch.prev_sleep_state)); |
| 170 | } |
Bin Meng | b727961 | 2017-04-21 07:24:32 -0700 | [diff] [blame] | 171 | |
Simon Glass | 92cc94a | 2014-10-10 08:21:54 -0600 | [diff] [blame] | 172 | return 0; |
| 173 | } |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 174 | |
Simon Glass | a49e3c7 | 2014-11-12 22:42:26 -0700 | [diff] [blame] | 175 | void show_boot_progress(int val) |
| 176 | { |
Simon Glass | a49e3c7 | 2014-11-12 22:42:26 -0700 | [diff] [blame] | 177 | outb(val, POST_PORT); |
| 178 | } |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 179 | |
Bin Meng | 1ab2c01 | 2018-06-17 05:57:53 -0700 | [diff] [blame] | 180 | #if !defined(CONFIG_SYS_COREBOOT) && !defined(CONFIG_EFI_STUB) |
Bin Meng | 1e2f7b9 | 2016-05-11 07:44:56 -0700 | [diff] [blame] | 181 | /* |
| 182 | * Implement a weak default function for boards that optionally |
| 183 | * need to clean up the system before jumping to the kernel. |
| 184 | */ |
| 185 | __weak void board_final_cleanup(void) |
| 186 | { |
| 187 | } |
| 188 | |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 189 | int last_stage_init(void) |
| 190 | { |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 191 | struct acpi_fadt __maybe_unused *fadt; |
| 192 | |
Bin Meng | bffd798 | 2017-04-21 07:24:41 -0700 | [diff] [blame] | 193 | board_final_cleanup(); |
| 194 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 195 | if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) { |
| 196 | fadt = acpi_find_fadt(); |
Bin Meng | 3a34cae | 2017-04-21 07:24:37 -0700 | [diff] [blame] | 197 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 198 | if (fadt && gd->arch.prev_sleep_state == ACPI_S3) |
| 199 | acpi_resume(fadt); |
| 200 | } |
Bin Meng | 3a34cae | 2017-04-21 07:24:37 -0700 | [diff] [blame] | 201 | |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 202 | write_tables(); |
| 203 | |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 204 | #ifdef CONFIG_GENERATE_ACPI_TABLE |
| 205 | fadt = acpi_find_fadt(); |
| 206 | |
| 207 | /* Don't touch ACPI hardware on HW reduced platforms */ |
| 208 | if (fadt && !(fadt->flags & ACPI_FADT_HW_REDUCED_ACPI)) { |
| 209 | /* |
| 210 | * Other than waiting for OSPM to request us to switch to ACPI |
| 211 | * mode, do it by ourselves, since SMI will not be triggered. |
| 212 | */ |
| 213 | enter_acpi_mode(fadt->pm1a_cnt_blk); |
| 214 | } |
| 215 | #endif |
| 216 | |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 217 | return 0; |
| 218 | } |
| 219 | #endif |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 220 | |
Simon Glass | afd5d50 | 2016-01-17 16:11:28 -0700 | [diff] [blame] | 221 | static int x86_init_cpus(void) |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 222 | { |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 223 | #ifdef CONFIG_SMP |
| 224 | debug("Init additional CPUs\n"); |
| 225 | x86_mp_init(); |
Bin Meng | c77b891 | 2015-07-22 01:21:12 -0700 | [diff] [blame] | 226 | #else |
| 227 | struct udevice *dev; |
| 228 | |
| 229 | /* |
| 230 | * This causes the cpu-x86 driver to be probed. |
| 231 | * We don't check return value here as we want to allow boards |
| 232 | * which have not been converted to use cpu uclass driver to boot. |
| 233 | */ |
| 234 | uclass_first_device(UCLASS_CPU, &dev); |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 235 | #endif |
| 236 | |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | int cpu_init_r(void) |
| 241 | { |
Simon Glass | ac643e0 | 2016-01-17 16:11:30 -0700 | [diff] [blame] | 242 | struct udevice *dev; |
| 243 | int ret; |
| 244 | |
Simon Glass | 526aabe | 2020-04-26 09:12:55 -0600 | [diff] [blame] | 245 | if (!ll_boot_init()) { |
| 246 | uclass_first_device(UCLASS_PCI, &dev); |
Simon Glass | ac643e0 | 2016-01-17 16:11:30 -0700 | [diff] [blame] | 247 | return 0; |
Simon Glass | 526aabe | 2020-04-26 09:12:55 -0600 | [diff] [blame] | 248 | } |
Simon Glass | ac643e0 | 2016-01-17 16:11:30 -0700 | [diff] [blame] | 249 | |
| 250 | ret = x86_init_cpus(); |
| 251 | if (ret) |
| 252 | return ret; |
| 253 | |
| 254 | /* |
| 255 | * Set up the northbridge, PCH and LPC if available. Note that these |
| 256 | * may have had some limited pre-relocation init if they were probed |
| 257 | * before relocation, but this is post relocation. |
| 258 | */ |
| 259 | uclass_first_device(UCLASS_NORTHBRIDGE, &dev); |
| 260 | uclass_first_device(UCLASS_PCH, &dev); |
| 261 | uclass_first_device(UCLASS_LPC, &dev); |
Simon Glass | e49ccea | 2015-08-04 12:34:00 -0600 | [diff] [blame] | 262 | |
Bin Meng | d8906c1 | 2016-06-08 05:07:38 -0700 | [diff] [blame] | 263 | /* Set up pin control if available */ |
| 264 | ret = syscon_get_by_driver_data(X86_SYSCON_PINCONF, &dev); |
| 265 | debug("%s, pinctrl=%p, ret=%d\n", __func__, dev, ret); |
| 266 | |
Simon Glass | e49ccea | 2015-08-04 12:34:00 -0600 | [diff] [blame] | 267 | return 0; |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 268 | } |
Bin Meng | 0c2b7ee | 2016-05-11 07:45:00 -0700 | [diff] [blame] | 269 | |
| 270 | #ifndef CONFIG_EFI_STUB |
| 271 | int reserve_arch(void) |
| 272 | { |
Simon Glass | b95611f | 2020-07-16 21:22:30 -0600 | [diff] [blame^] | 273 | struct udevice *itss; |
| 274 | int ret; |
| 275 | |
| 276 | if (IS_ENABLED(CONFIG_ENABLE_MRC_CACHE)) |
| 277 | mrccache_reserve(); |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 278 | |
| 279 | #ifdef CONFIG_SEABIOS |
| 280 | high_table_reserve(); |
| 281 | #endif |
| 282 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 283 | if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) { |
| 284 | acpi_s3_reserve(); |
Bin Meng | 5ae5aa9 | 2017-04-21 07:24:47 -0700 | [diff] [blame] | 285 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 286 | if (IS_ENABLED(CONFIG_HAVE_FSP)) { |
| 287 | /* |
| 288 | * Save stack address to CMOS so that at next S3 boot, |
| 289 | * we can use it as the stack address for fsp_contiue() |
| 290 | */ |
| 291 | fsp_save_s3_stack(); |
| 292 | } |
| 293 | } |
Simon Glass | b95611f | 2020-07-16 21:22:30 -0600 | [diff] [blame^] | 294 | ret = irq_first_device_type(X86_IRQT_ITSS, &itss); |
| 295 | if (!ret) { |
| 296 | /* |
| 297 | * Snapshot the current GPIO IRQ polarities. FSP-S is about to |
| 298 | * run and will set a default policy that doesn't honour boards' |
| 299 | * requirements |
| 300 | */ |
| 301 | irq_snapshot_polarities(itss); |
| 302 | } |
Bin Meng | ba65808 | 2017-04-21 07:24:39 -0700 | [diff] [blame] | 303 | |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 304 | return 0; |
Bin Meng | 0c2b7ee | 2016-05-11 07:45:00 -0700 | [diff] [blame] | 305 | } |
| 306 | #endif |
Simon Glass | 7ec0e7b | 2020-04-30 21:21:39 -0600 | [diff] [blame] | 307 | |
| 308 | long detect_coreboot_table_at(ulong start, ulong size) |
| 309 | { |
| 310 | u32 *ptr, *end; |
| 311 | |
| 312 | size /= 4; |
| 313 | for (ptr = (void *)start, end = ptr + size; ptr < end; ptr += 4) { |
| 314 | if (*ptr == 0x4f49424c) /* "LBIO" */ |
| 315 | return (long)ptr; |
| 316 | } |
| 317 | |
| 318 | return -ENOENT; |
| 319 | } |
| 320 | |
| 321 | long locate_coreboot_table(void) |
| 322 | { |
| 323 | long addr; |
| 324 | |
| 325 | /* We look for LBIO in the first 4K of RAM and again at 960KB */ |
| 326 | addr = detect_coreboot_table_at(0x0, 0x1000); |
| 327 | if (addr < 0) |
| 328 | addr = detect_coreboot_table_at(0xf0000, 0x1000); |
| 329 | |
| 330 | return addr; |
| 331 | } |