blob: cfb7135870647d22b8072c263d79aea3d8c02b89 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Jon Loeliger9553df82007-10-16 15:26:51 -05002/*
Timur Tabiba8e76b2011-04-11 14:18:22 -05003 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Jon Loeliger9553df82007-10-16 15:26:51 -05004 */
5
6/*
7 * MPC8610HPCD board configuration file
Jon Loeliger9553df82007-10-16 15:26:51 -05008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/* High Level Configuration Options */
Jon Loeliger9553df82007-10-16 15:26:51 -050014#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
15
York Sun070ba562007-10-31 14:59:04 -050016/* video */
Timur Tabiba8e76b2011-04-11 14:18:22 -050017#define CONFIG_FSL_DIU_FB
18
Timur Tabi7d3053f2011-02-15 17:09:19 -060019#ifdef CONFIG_FSL_DIU_FB
20#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
Timur Tabie69e5202010-08-31 19:56:43 -050021#define CONFIG_VIDEO_LOGO
22#define CONFIG_VIDEO_BMP_LOGO
York Sun070ba562007-10-31 14:59:04 -050023#endif
24
Jon Loeliger9553df82007-10-16 15:26:51 -050025#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger9553df82007-10-16 15:26:51 -050027#endif
28
Becky Bruce1266df82008-11-03 15:44:01 -060029/*
30 * virtual address to be used for temporary mappings. There
31 * should be 128k free at this VA.
32 */
33#define CONFIG_SYS_SCRATCH_VA 0xc0000000
34
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040035#define CONFIG_PCI1 1 /* PCI controller 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -050036#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
37#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
38#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000039#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ba93f62008-10-21 18:06:15 -050040#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger9553df82007-10-16 15:26:51 -050041
42#define CONFIG_ENV_OVERWRITE
Jon Loeliger9553df82007-10-16 15:26:51 -050043#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
44
Peter Tyser4bbfd3e2010-10-07 22:32:48 -050045#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce31d82672008-05-08 19:02:12 -050046#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
Jon Loeliger9553df82007-10-16 15:26:51 -050047#define CONFIG_ALTIVEC 1
48
49/*
50 * L2CR setup -- make sure this is right for your board!
51 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_L2
Jon Loeliger9553df82007-10-16 15:26:51 -050053#define L2_INIT 0
York Suna8778802007-10-29 13:58:39 -050054#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger9553df82007-10-16 15:26:51 -050055
56#ifndef CONFIG_SYS_CLK_FREQ
57#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
58#endif
59
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
61#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger9553df82007-10-16 15:26:51 -050062
63/*
64 * Base addresses -- Note these are effective addresses where the
65 * actual resources get mapped (not physical addresses)
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
68#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger9553df82007-10-16 15:26:51 -050069
Jon Loeligerf6987382008-11-20 14:02:56 -060070#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
71#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaad19e7a2009-08-05 07:59:35 -050072#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerf6987382008-11-20 14:02:56 -060073
Jon Loeliger39aa1a72008-08-26 15:01:36 -050074/* DDR Setup */
Jon Loeliger39aa1a72008-08-26 15:01:36 -050075#undef CONFIG_FSL_DDR_INTERACTIVE
76#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
77#define CONFIG_DDR_SPD
78
79#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
80#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
81
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
83#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruce1266df82008-11-03 15:44:01 -060084#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger9553df82007-10-16 15:26:51 -050085#define CONFIG_VERY_BIG_RAM
86
Jon Loeliger39aa1a72008-08-26 15:01:36 -050087#define CONFIG_DIMM_SLOTS_PER_CTLR 1
88#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger9553df82007-10-16 15:26:51 -050089
Kumar Galac39f44d2011-01-31 22:18:47 -060090#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jon Loeliger39aa1a72008-08-26 15:01:36 -050091
92/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger9553df82007-10-16 15:26:51 -050094
95#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
97#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
98#define CONFIG_SYS_DDR_TIMING_3 0x00000000
99#define CONFIG_SYS_DDR_TIMING_0 0x00260802
100#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
101#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
102#define CONFIG_SYS_DDR_MODE_1 0x00480432
103#define CONFIG_SYS_DDR_MODE_2 0x00000000
104#define CONFIG_SYS_DDR_INTERVAL 0x06180100
105#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
106#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
107#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
108#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
109#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
110#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger9553df82007-10-16 15:26:51 -0500111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
113#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
114#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500115
Jon Loeliger9553df82007-10-16 15:26:51 -0500116#endif
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500117
Jon Loeligerad8f8682008-01-15 13:42:41 -0600118#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200120#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
122#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
125#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger9553df82007-10-16 15:26:51 -0500128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
130#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
133#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger9553df82007-10-16 15:26:51 -0500134#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_BR2_PRELIM 0xf0000000
136#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500137#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
139#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500140
Jason Jin761421c2007-10-29 19:26:21 +0800141#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger9553df82007-10-16 15:26:51 -0500142#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
143#define PIXIS_ID 0x0 /* Board ID at offset 0 */
144#define PIXIS_VER 0x1 /* Board version at offset 1 */
145#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
146#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
147#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
148#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Suna8778802007-10-29 13:58:39 -0500149#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500150#define PIXIS_VCTL 0x10 /* VELA Control Register */
151#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
152#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
153#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
154#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
155#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
156#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
157#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi2feb4af2010-03-31 17:44:13 -0500158#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger9553df82007-10-16 15:26:51 -0500159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
161#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger9553df82007-10-16 15:26:51 -0500162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#undef CONFIG_SYS_FLASH_CHECKSUM
164#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
165#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200166#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Brucebf9a8c32008-11-05 14:55:35 -0600167#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500168
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200169#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_CFI
171#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
174#define CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500175#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#undef CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500177#endif
178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger9553df82007-10-16 15:26:51 -0500180#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger9553df82007-10-16 15:26:51 -0500182#endif
183
184#undef CONFIG_CLOCKS_IN_MHZ
185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_RAM_LOCK 1
187#ifndef CONFIG_SYS_INIT_RAM_LOCK
188#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500189#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500191#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200192#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger9553df82007-10-16 15:26:51 -0500193
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200194#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger9553df82007-10-16 15:26:51 -0500196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
198#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500199
200/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_NS16550_SERIAL
202#define CONFIG_SYS_NS16550_REG_SIZE 1
203#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger9553df82007-10-16 15:26:51 -0500204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger9553df82007-10-16 15:26:51 -0500206 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
209#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger9553df82007-10-16 15:26:51 -0500210
Jon Loeliger9553df82007-10-16 15:26:51 -0500211/* maximum size of the flat tree (8K) */
212#define OF_FLAT_TREE_MAX_SIZE 8192
213
Jon Loeliger9553df82007-10-16 15:26:51 -0500214/*
215 * I2C
216 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200217#define CONFIG_SYS_I2C
218#define CONFIG_SYS_I2C_FSL
219#define CONFIG_SYS_FSL_I2C_SPEED 400000
220#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
221#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
222#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger9553df82007-10-16 15:26:51 -0500223
224/*
225 * General PCI
226 * Addresses are mapped 1-1.
227 */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600228#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
229#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
230#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600232#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600234#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500236
Jon Loeliger9553df82007-10-16 15:26:51 -0500237/* controller 1, Base address 0xa000 */
Kumar Galab8526212010-12-17 10:42:33 -0600238#define CONFIG_SYS_PCIE1_NAME "ULI"
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600239#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
240#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600242#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
244#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500245
246/* controller 2, Base Address 0x9000 */
Kumar Galab8526212010-12-17 10:42:33 -0600247#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600248#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
249#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600251#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
253#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500254
Jon Loeliger9553df82007-10-16 15:26:51 -0500255#if defined(CONFIG_PCI)
256
257#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
258
Roy Zang7c2221e2008-01-15 16:38:38 +0800259#define CONFIG_ULI526X
Jon Loeliger9553df82007-10-16 15:26:51 -0500260
Jon Loeliger9553df82007-10-16 15:26:51 -0500261/************************************************************
262 * USB support
263 ************************************************************/
York Sun070ba562007-10-31 14:59:04 -0500264#define CONFIG_PCI_OHCI 1
265#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
267#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
268#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500269
270#if !defined(CONFIG_PCI_PNP)
271#define PCI_ENET0_IOADDR 0xe0000000
272#define PCI_ENET0_MEMADDR 0xe0000000
273#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
274#endif
275
Jon Loeliger9553df82007-10-16 15:26:51 -0500276#ifdef CONFIG_SCSI_AHCI
277#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
279#define CONFIG_SYS_SCSI_MAX_LUN 1
280#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
281#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger9553df82007-10-16 15:26:51 -0500282#endif
283
284#endif /* CONFIG_PCI */
285
286/*
287 * BAT0 2G Cacheable, non-guarded
288 * 0x0000_0000 2G DDR
289 */
Timur Tabi9ff32d82010-03-29 12:51:07 -0500290#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
291#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger9553df82007-10-16 15:26:51 -0500292
293/*
294 * BAT1 1G Cache-inhibited, guarded
295 * 0x8000_0000 256M PCI-1 Memory
296 * 0xa000_0000 256M PCI-Express 1 Memory
297 * 0x9000_0000 256M PCI-Express 2 Memory
298 */
299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500301 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600302#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
304#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger9553df82007-10-16 15:26:51 -0500305
306/*
Jason Jinf3bceaa2007-10-26 18:31:59 +0800307 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger9553df82007-10-16 15:26:51 -0500308 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500309 */
310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500312 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600313#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
315#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger9553df82007-10-16 15:26:51 -0500316
317/*
Becky Bruce104992f2008-11-02 18:19:32 -0600318 * BAT3 4M Cache-inhibited, guarded
319 * 0xe000_0000 4M CCSR
320 */
321
322#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
323 | BATL_GUARDEDSTORAGE)
324#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
325#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
326#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
327
Jon Loeligerf6987382008-11-20 14:02:56 -0600328#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
329#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
330 | BATL_PP_RW | BATL_CACHEINHIBIT \
331 | BATL_GUARDEDSTORAGE)
332#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
333 | BATU_BL_1M | BATU_VS | BATU_VP)
334#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
335 | BATL_PP_RW | BATL_CACHEINHIBIT)
336#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
337#endif
338
Becky Bruce104992f2008-11-02 18:19:32 -0600339/*
340 * BAT4 32M Cache-inhibited, guarded
Jason Jinf3bceaa2007-10-26 18:31:59 +0800341 * 0xe200_0000 1M PCI-Express 2 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500342 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500343 */
344
Becky Bruce104992f2008-11-02 18:19:32 -0600345#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500346 | BATL_GUARDEDSTORAGE)
Becky Bruce104992f2008-11-02 18:19:32 -0600347#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
348#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger9553df82007-10-16 15:26:51 -0500350
351/*
352 * BAT5 128K Cacheable, non-guarded
353 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
354 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
356#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
357#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
358#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger9553df82007-10-16 15:26:51 -0500359
360/*
361 * BAT6 256M Cache-inhibited, guarded
362 * 0xf000_0000 256M FLASH
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500365 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
367#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
368#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger9553df82007-10-16 15:26:51 -0500369
Becky Brucebf9a8c32008-11-05 14:55:35 -0600370/* Map the last 1M of flash where we're running from reset */
371#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
372 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200373#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Brucebf9a8c32008-11-05 14:55:35 -0600374#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
375 | BATL_MEMCOHERENCE)
376#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
377
Jon Loeliger9553df82007-10-16 15:26:51 -0500378/*
379 * BAT7 4M Cache-inhibited, guarded
380 * 0xe800_0000 4M PIXIS
381 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500383 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
385#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
386#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger9553df82007-10-16 15:26:51 -0500387
Jon Loeliger9553df82007-10-16 15:26:51 -0500388/*
389 * Environment
390 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200393#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
394#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500395#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200397#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500398#endif
399
400#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger9553df82007-10-16 15:26:51 -0500402
Jon Loeliger9553df82007-10-16 15:26:51 -0500403/*
404 * BOOTP options
405 */
406#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger9553df82007-10-16 15:26:51 -0500407
Jon Loeliger9553df82007-10-16 15:26:51 -0500408/*
409 * Command line configuration.
410 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500411
Jason Jin3473ab72008-05-13 11:50:36 +0800412#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger9553df82007-10-16 15:26:51 -0500414
415/*
416 * Miscellaneous configurable options
417 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500419
Jon Loeliger9553df82007-10-16 15:26:51 -0500420/*
421 * For booting Linux, the board info and command line data
422 * have to be in the first 8 MB of memory, since this is
423 * the maximum mapped by the Linux kernel during initialization.
424 */
Scott Woode1efe432016-07-19 17:51:55 -0500425#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
426#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500427
Jon Loeliger9553df82007-10-16 15:26:51 -0500428#if defined(CONFIG_CMD_KGDB)
429#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger9553df82007-10-16 15:26:51 -0500430#endif
431
432/*
433 * Environment Configuration
434 */
435#define CONFIG_IPADDR 192.168.1.100
436
Mario Six5bc05432018-03-28 14:38:20 +0200437#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000438#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000439#define CONFIG_BOOTFILE "uImage"
Jon Loeliger9553df82007-10-16 15:26:51 -0500440#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
441
442#define CONFIG_SERVERIP 192.168.1.1
443#define CONFIG_GATEWAYIP 192.168.1.1
444#define CONFIG_NETMASK 255.255.255.0
445
446/* default location for tftp and bootm */
Scott Woode1efe432016-07-19 17:51:55 -0500447#define CONFIG_LOADADDR 0x10000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500448
Jon Loeliger9553df82007-10-16 15:26:51 -0500449#if defined(CONFIG_PCI1)
450#define PCI_ENV \
451 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
452 "echo e;md ${a}e00 9\0" \
453 "pci1regs=setenv a e0008; run pcireg\0" \
454 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
455 "pci d.w $b.0 56 1\0" \
456 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
457 "pci w.w $b.0 56 ffff\0" \
458 "pci1err=setenv a e0008; run pcierr\0" \
459 "pci1errc=setenv a e0008; run pcierrc\0"
460#else
461#define PCI_ENV ""
462#endif
463
464#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
465#define PCIE_ENV \
466 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
467 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
468 "pcie1regs=setenv a e000a; run pciereg\0" \
469 "pcie2regs=setenv a e0009; run pciereg\0" \
470 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
471 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
472 "pci d $b.0 130 1\0" \
473 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
474 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
475 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
476 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
477 "pcie1err=setenv a e000a; run pcieerr\0" \
478 "pcie2err=setenv a e0009; run pcieerr\0" \
479 "pcie1errc=setenv a e000a; run pcieerrc\0" \
480 "pcie2errc=setenv a e0009; run pcieerrc\0"
481#else
482#define PCIE_ENV ""
483#endif
484
485#define DMA_ENV \
486 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
487 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
488 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
489 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
490 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
491 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
492 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
493 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
494
York Sun18153382007-10-29 13:57:53 -0500495#ifdef ENV_DEBUG
Jon Loeliger9553df82007-10-16 15:26:51 -0500496#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200497"netdev=eth0\0" \
498"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
499"tftpflash=tftpboot $loadaddr $uboot; " \
500 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
501 " +$filesize; " \
502 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
503 " +$filesize; " \
504 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
505 " $filesize; " \
506 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
507 " +$filesize; " \
508 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
509 " $filesize\0" \
510"consoledev=ttyS0\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500511"ramdiskaddr=0x18000000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200512"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500513"fdtaddr=0x17c00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200514"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
515"bdev=sda3\0" \
516"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
517"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
518"maxcpus=1" \
519"eoi=mw e00400b0 0\0" \
520"iack=md e00400a0 1\0" \
521"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500522 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
523 "md ${a}f00 5\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200524"ddr1regs=setenv a e0002; run ddrreg\0" \
525"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500526 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
527 "md ${a}e60 1; md ${a}ef0 1d\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200528"guregs=setenv a e00e0; run gureg\0" \
529"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
530"mcmregs=setenv a e0001; run mcmreg\0" \
531"diuregs=md e002c000 1d\0" \
532"dium=mw e002c01c\0" \
533"diuerr=md e002c014 1\0" \
534"pmregs=md e00e1000 2b\0" \
535"lawregs=md e0000c08 4b\0" \
536"lbcregs=md e0005000 36\0" \
537"dma0regs=md e0021100 12\0" \
538"dma1regs=md e0021180 12\0" \
539"dma2regs=md e0021200 12\0" \
540"dma3regs=md e0021280 12\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500541 PCI_ENV \
542 PCIE_ENV \
543 DMA_ENV
York Sun18153382007-10-29 13:57:53 -0500544#else
Marek Vasut5368c552012-09-23 17:41:24 +0200545#define CONFIG_EXTRA_ENV_SETTINGS \
546 "netdev=eth0\0" \
547 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
548 "consoledev=ttyS0\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500549 "ramdiskaddr=0x18000000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200550 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500551 "fdtaddr=0x17c00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200552 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
553 "bdev=sda3\0"
York Sun18153382007-10-29 13:57:53 -0500554#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500555
556#define CONFIG_NFSBOOTCOMMAND \
557 "setenv bootargs root=/dev/nfs rw " \
558 "nfsroot=$serverip:$rootpath " \
559 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
560 "console=$consoledev,$baudrate $othbootargs;" \
561 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600562 "tftp $fdtaddr $fdtfile;" \
563 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500564
565#define CONFIG_RAMBOOTCOMMAND \
566 "setenv bootargs root=/dev/ram rw " \
567 "console=$consoledev,$baudrate $othbootargs;" \
568 "tftp $ramdiskaddr $ramdiskfile;" \
569 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600570 "tftp $fdtaddr $fdtfile;" \
571 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500572
573#define CONFIG_BOOTCOMMAND \
574 "setenv bootargs root=/dev/$bdev rw " \
575 "console=$consoledev,$baudrate $othbootargs;" \
576 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600577 "tftp $fdtaddr $fdtfile;" \
578 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500579
580#endif /* __CONFIG_H */