Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 2 | /* |
Kumar Gala | 4c2e3da | 2009-07-28 21:49:52 -0500 | [diff] [blame] | 3 | * Copyright (C) Freescale Semiconductor, Inc. 2006. |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 7 | MPC8349E-mITX and MPC8349E-mITX-GP board configuration file |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 8 | |
| 9 | Memory map: |
| 10 | |
| 11 | 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB) |
| 12 | 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB) |
| 13 | 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB) |
| 14 | 0xE000_0000-0xEFFF_FFFF IMMR (1 MB) |
| 15 | 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB) |
| 16 | 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB) |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 17 | 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only) |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 18 | 0xF001_0000-0xF001_FFFF Local bus expansion slot |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 19 | 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only) |
| 20 | 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory |
| 21 | 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only) |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 22 | |
| 23 | I2C address list: |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 24 | Align. Board |
| 25 | Bus Addr Part No. Description Length Location |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 26 | ---------------------------------------------------------------- |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 27 | I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 28 | |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 29 | I2C1 0x20 PCF8574 I2C Expander 0 U8 |
| 30 | I2C1 0x21 PCF8574 I2C Expander 0 U10 |
| 31 | I2C1 0x38 PCF8574A I2C Expander 0 U8 |
| 32 | I2C1 0x39 PCF8574A I2C Expander 0 U10 |
| 33 | I2C1 0x51 (DDR) DDR EEPROM 1 U1 |
| 34 | I2C1 0x68 DS1339 RTC 1 U68 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 35 | |
| 36 | Note that a given board has *either* a pair of 8574s or a pair of 8574As. |
| 37 | */ |
| 38 | |
| 39 | #ifndef __CONFIG_H |
| 40 | #define __CONFIG_H |
| 41 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 42 | #define CONFIG_MISC_INIT_F |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 43 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 44 | /* |
| 45 | * On-board devices |
| 46 | */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 47 | |
Mario Six | 4cb06d3 | 2019-01-21 09:17:44 +0100 | [diff] [blame] | 48 | #ifdef CONFIG_TARGET_MPC8349ITX |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 49 | /* The CF card interface on the back of the board */ |
| 50 | #define CONFIG_COMPACT_FLASH |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 51 | #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */ |
Valeriy Glushkov | c31e132 | 2009-06-30 15:48:41 +0300 | [diff] [blame] | 52 | #define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 53 | #endif |
| 54 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 55 | #define CONFIG_RTC_DS1337 |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 56 | #define CONFIG_SYS_I2C |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * Device configurations |
| 60 | */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 61 | |
| 62 | /* I2C */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 63 | #ifdef CONFIG_SYS_I2C |
| 64 | #define CONFIG_SYS_I2C_FSL |
| 65 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 66 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 67 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 68 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 69 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 70 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 71 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */ |
Valeriy Glushkov | b7be63a | 2009-02-04 18:27:49 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 74 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */ |
| 76 | #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */ |
| 77 | #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */ |
| 78 | #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */ |
| 79 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 80 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/ |
| 81 | #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 82 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 83 | /* Don't probe these addresses: */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 84 | #define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | {1, CONFIG_SYS_I2C_8574_ADDR2}, \ |
| 86 | {1, CONFIG_SYS_I2C_8574A_ADDR1}, \ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 87 | {1, CONFIG_SYS_I2C_8574A_ADDR2} } |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 88 | /* Bit definitions for the 8574[A] I2C expander */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 89 | /* Board revision, 00=0.0, 01=0.1, 10=1.0 */ |
| 90 | #define I2C_8574_REVISION 0x03 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 91 | #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */ |
| 92 | #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */ |
| 93 | #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */ |
| 94 | #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/ |
| 95 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 96 | #endif |
| 97 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 98 | /* Compact Flash */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 99 | #ifdef CONFIG_COMPACT_FLASH |
| 100 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_IDE_MAXBUS 1 |
| 102 | #define CONFIG_SYS_IDE_MAXDEVICE 1 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
| 105 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE |
| 106 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 |
| 107 | #define CONFIG_SYS_ATA_REG_OFFSET 0 |
| 108 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200 |
| 109 | #define CONFIG_SYS_ATA_STRIDE 2 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 110 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 111 | /* If a CF card is not inserted, time out quickly */ |
| 112 | #define ATA_RESET_TIME 1 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 113 | |
Valeriy Glushkov | c9e34fe | 2009-02-05 14:35:21 +0200 | [diff] [blame] | 114 | #endif |
| 115 | |
| 116 | /* |
| 117 | * SATA |
| 118 | */ |
| 119 | #ifdef CONFIG_SATA_SIL3114 |
| 120 | |
| 121 | #define CONFIG_SYS_SATA_MAX_DEVICE 4 |
Valeriy Glushkov | c9e34fe | 2009-02-05 14:35:21 +0200 | [diff] [blame] | 122 | #define CONFIG_LBA48 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 123 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 124 | #endif |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 125 | |
Valeriy Glushkov | c31e132 | 2009-06-30 15:48:41 +0300 | [diff] [blame] | 126 | #ifdef CONFIG_SYS_USB_HOST |
| 127 | /* |
| 128 | * Support USB |
| 129 | */ |
Valeriy Glushkov | c31e132 | 2009-06-30 15:48:41 +0300 | [diff] [blame] | 130 | #define CONFIG_USB_EHCI_FSL |
| 131 | |
| 132 | /* Current USB implementation supports the only USB controller, |
| 133 | * so we have to choose between the MPH or the DR ones */ |
| 134 | #if 1 |
| 135 | #define CONFIG_HAS_FSL_MPH_USB |
| 136 | #else |
| 137 | #define CONFIG_HAS_FSL_DR_USB |
| 138 | #endif |
| 139 | |
| 140 | #endif |
| 141 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 142 | /* |
| 143 | * DDR Setup |
| 144 | */ |
Mario Six | 8a81bfd | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 145 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_83XX_DDR_USES_CS0 |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 147 | #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_MEMTEST_END 0x2000 |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 149 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 150 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 151 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) |
Timur Tabi | f64702b | 2007-04-30 13:59:50 -0500 | [diff] [blame] | 152 | |
Valeriy Glushkov | b7be63a | 2009-02-04 18:27:49 +0200 | [diff] [blame] | 153 | #define CONFIG_VERY_BIG_RAM |
| 154 | #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20) |
| 155 | |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 156 | #ifdef CONFIG_SYS_I2C |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 157 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
| 158 | #endif |
| 159 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 160 | /* No SPD? Then manually set up DDR parameters */ |
| 161 | #ifndef CONFIG_SPD_EEPROM |
| 162 | #define CONFIG_SYS_DDR_SIZE 256 /* Mb */ |
Joe Hershberger | 2e651b2 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 163 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 164 | | CSCONFIG_ROW_BIT_13 \ |
| 165 | | CSCONFIG_COL_BIT_10) |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 166 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_DDR_TIMING_1 0x26242321 |
| 168 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 169 | #endif |
| 170 | |
| 171 | /* |
| 172 | *Flash on the Local Bus |
| 173 | */ |
| 174 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
| 176 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 177 | /* 127 64KB sectors + 8 8KB sectors per device */ |
| 178 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 180 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 181 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 182 | |
| 183 | /* The ITX has two flash chips, but the ITX-GP has only one. To support both |
| 184 | boards, we say we have two, but don't display a message if we find only one. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_FLASH_QUIET_TEST |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 186 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
| 187 | #define CONFIG_SYS_FLASH_BANKS_LIST \ |
| 188 | {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000} |
| 189 | #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 190 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 191 | /* Vitesse 7385 */ |
| 192 | |
| 193 | #ifdef CONFIG_VSC7385_ENET |
| 194 | |
| 195 | #define CONFIG_TSEC2 |
| 196 | |
| 197 | /* The flash address and size of the VSC7385 firmware image */ |
| 198 | #define CONFIG_VSC7385_IMAGE 0xFEFFE000 |
| 199 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 |
| 200 | |
| 201 | #endif |
| 202 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 203 | /* |
| 204 | * BRx, ORx, LBLAWBARx, and LBLAWARx |
| 205 | */ |
| 206 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 207 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 208 | /* Vitesse 7385 */ |
| 209 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_VSC7385_BASE 0xF8000000 |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 211 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 212 | #define CONFIG_SYS_LED_BASE 0xF9000000 |
Mario Six | a8f9753 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 213 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 214 | |
| 215 | /* Compact Flash */ |
| 216 | |
| 217 | #ifdef CONFIG_COMPACT_FLASH |
| 218 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 219 | #define CONFIG_SYS_CF_BASE 0xF0000000 |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 220 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 221 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 222 | #endif |
| 223 | |
| 224 | /* |
| 225 | * U-Boot memory configuration |
| 226 | */ |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 228 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 230 | #define CONFIG_SYS_RAMBOOT |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 231 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #undef CONFIG_SYS_RAMBOOT |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 233 | #endif |
| 234 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_INIT_RAM_LOCK |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 236 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 237 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 238 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 239 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 240 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 242 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
Kevin Hao | 16c8c17 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 244 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Kim Phillips | c8a9064 | 2012-06-30 18:29:20 -0500 | [diff] [blame] | 245 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 246 | |
| 247 | /* |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 248 | * Serial Port |
| 249 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_NS16550_SERIAL |
| 251 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 252 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 253 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 255 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 256 | |
Simon Glass | 83302fb | 2016-10-17 20:12:38 -0600 | [diff] [blame] | 257 | #define CONSOLE ttyS0 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 258 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 259 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) |
| 260 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 261 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 262 | /* |
| 263 | * PCI |
| 264 | */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 265 | #ifdef CONFIG_PCI |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 266 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 267 | |
| 268 | #define CONFIG_MPC83XX_PCI2 |
| 269 | |
| 270 | /* |
| 271 | * General PCI |
| 272 | * Addresses are mapped 1-1. |
| 273 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 275 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 276 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 277 | #define CONFIG_SYS_PCI1_MMIO_BASE \ |
| 278 | (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 280 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 281 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 282 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 283 | #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 284 | |
| 285 | #ifdef CONFIG_MPC83XX_PCI2 |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 286 | #define CONFIG_SYS_PCI2_MEM_BASE \ |
| 287 | (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 289 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 290 | #define CONFIG_SYS_PCI2_MMIO_BASE \ |
| 291 | (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 292 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
| 293 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 294 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 295 | #define CONFIG_SYS_PCI2_IO_PHYS \ |
| 296 | (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE) |
| 297 | #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 298 | #endif |
| 299 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 300 | #ifndef CONFIG_PCI_PNP |
| 301 | #define PCI_ENET0_IOADDR 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 302 | #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 303 | #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */ |
| 304 | #endif |
| 305 | |
| 306 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 307 | |
| 308 | #endif |
| 309 | |
| 310 | /* TSEC */ |
| 311 | |
| 312 | #ifdef CONFIG_TSEC_ENET |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 313 | #define CONFIG_TSEC1 |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 314 | |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 315 | #ifdef CONFIG_TSEC1 |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 316 | #define CONFIG_HAS_ETH0 |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 317 | #define CONFIG_TSEC1_NAME "TSEC0" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 318 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 319 | #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 320 | #define TSEC1_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 321 | #define TSEC1_FLAGS TSEC_GIGABIT |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 322 | #endif |
| 323 | |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 324 | #ifdef CONFIG_TSEC2 |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 325 | #define CONFIG_HAS_ETH1 |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 326 | #define CONFIG_TSEC2_NAME "TSEC1" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 327 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 328 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 329 | #define TSEC2_PHY_ADDR 4 |
| 330 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 331 | #define TSEC2_FLAGS TSEC_GIGABIT |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 332 | #endif |
| 333 | |
| 334 | #define CONFIG_ETHPRIME "Freescale TSEC" |
| 335 | |
| 336 | #endif |
| 337 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 338 | /* |
| 339 | * Environment |
| 340 | */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 341 | #define CONFIG_ENV_OVERWRITE |
| 342 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 343 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 345 | |
Jon Loeliger | 8ea5499 | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 346 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 347 | * BOOTP options |
| 348 | */ |
| 349 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 350 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 351 | /* Watchdog */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 352 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 353 | |
| 354 | /* |
| 355 | * Miscellaneous configurable options |
| 356 | */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 357 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 358 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Kim Phillips | 05f91a6 | 2009-08-26 21:27:37 -0500 | [diff] [blame] | 359 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 360 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 361 | /* |
| 362 | * For booting Linux, the board info and command line data |
Ira W. Snyder | 9f530d5 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 363 | * have to be in the first 256 MB of memory, since this is |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 364 | * the maximum mapped by the Linux kernel during initialization. |
| 365 | */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 366 | /* Initial Memory map for Linux*/ |
| 367 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Kevin Hao | 6386527 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 368 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 369 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 370 | /* |
| 371 | * System performance |
| 372 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 373 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ |
| 374 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ |
Valeriy Glushkov | c31e132 | 2009-06-30 15:48:41 +0300 | [diff] [blame] | 375 | #define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */ |
| 376 | #define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 377 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 378 | /* |
| 379 | * System IO Config |
| 380 | */ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 381 | /* Needed for gigabit to work on TSEC 1 */ |
| 382 | #define CONFIG_SYS_SICRH SICRH_TSOBI1 |
| 383 | /* USB DR as device + USB MPH as host */ |
| 384 | #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1) |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 385 | |
Jon Loeliger | 8ea5499 | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 386 | #if defined(CONFIG_CMD_KGDB) |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 387 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 388 | #endif |
| 389 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 390 | /* |
| 391 | * Environment Configuration |
| 392 | */ |
| 393 | #define CONFIG_ENV_OVERWRITE |
| 394 | |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 395 | #define CONFIG_NETDEV "eth0" |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 396 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 397 | /* Default path and filenames */ |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 398 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 399 | #define CONFIG_BOOTFILE "uImage" |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 400 | /* U-Boot image on TFTP server */ |
| 401 | #define CONFIG_UBOOTPATH "u-boot.bin" |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 402 | |
Mario Six | 4cb06d3 | 2019-01-21 09:17:44 +0100 | [diff] [blame] | 403 | #ifdef CONFIG_TARGET_MPC8349ITX |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 404 | #define CONFIG_FDTFILE "mpc8349emitx.dtb" |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 405 | #else |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 406 | #define CONFIG_FDTFILE "mpc8349emitxgp.dtb" |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 407 | #endif |
| 408 | |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 409 | |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 410 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Simon Glass | 83302fb | 2016-10-17 20:12:38 -0600 | [diff] [blame] | 411 | "console=" __stringify(CONSOLE) "\0" \ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 412 | "netdev=" CONFIG_NETDEV "\0" \ |
| 413 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 414 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 415 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 416 | " +$filesize; " \ |
| 417 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 418 | " +$filesize; " \ |
| 419 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 420 | " $filesize; " \ |
| 421 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 422 | " +$filesize; " \ |
| 423 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 424 | " $filesize\0" \ |
Kim Phillips | 05f91a6 | 2009-08-26 21:27:37 -0500 | [diff] [blame] | 425 | "fdtaddr=780000\0" \ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 426 | "fdtfile=" CONFIG_FDTFILE "\0" |
Kim Phillips | bf0b542 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 427 | |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 428 | #define CONFIG_NFSBOOTCOMMAND \ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 429 | "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \ |
Joe Hershberger | 396abba | 2011-10-11 23:57:15 -0500 | [diff] [blame] | 430 | " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 431 | " console=$console,$baudrate $othbootargs; " \ |
| 432 | "tftp $loadaddr $bootfile;" \ |
| 433 | "tftp $fdtaddr $fdtfile;" \ |
| 434 | "bootm $loadaddr - $fdtaddr" |
Kim Phillips | bf0b542 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 435 | |
Wolfgang Denk | dd520bf | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 436 | #define CONFIG_RAMBOOTCOMMAND \ |
Timur Tabi | 7a78f14 | 2007-01-31 15:54:29 -0600 | [diff] [blame] | 437 | "setenv bootargs root=/dev/ram rw" \ |
| 438 | " console=$console,$baudrate $othbootargs; " \ |
| 439 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 440 | "tftp $loadaddr $bootfile;" \ |
| 441 | "tftp $fdtaddr $fdtfile;" \ |
| 442 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 443 | |
Timur Tabi | 2ad6b51 | 2006-10-31 18:44:42 -0600 | [diff] [blame] | 444 | #endif |