blob: f79bd5c62c193b3034e69eb2d9463e1689c2e116 [file] [log] [blame]
Ian Campbellcba69ee2014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some board init for the Allwinner A10-evb board.
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13
14#include <common.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020015#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020016#include <axp_pmic.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010017#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020018#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020019#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010020#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010021#include <asm/arch/gpio.h>
22#include <asm/arch/mmc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020023#include <asm/arch/spl.h>
Hans de Goede2aacc422015-04-27 15:05:10 +020024#include <asm/arch/usb_phy.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020025#ifndef CONFIG_ARM64
26#include <asm/armv7.h>
27#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020028#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020029#include <asm/io.h>
Hans de Goede3f8ea3b2016-07-29 11:47:03 +020030#include <crc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020031#include <environment.h>
Hans de Goedef2219612016-06-26 13:34:42 +020032#include <libfdt.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020033#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020034#include <net.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010035#include <sy8106a.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010036
Hans de Goede55410082015-02-16 17:23:25 +010037#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
38/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
39int soft_i2c_gpio_sda;
40int soft_i2c_gpio_scl;
Hans de Goede4f7e01c2015-04-23 23:23:50 +020041
42static int soft_i2c_board_init(void)
43{
44 int ret;
45
46 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
47 if (soft_i2c_gpio_sda < 0) {
48 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
49 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
50 return soft_i2c_gpio_sda;
51 }
52 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
53 if (ret) {
54 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
55 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
56 return ret;
57 }
58
59 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
60 if (soft_i2c_gpio_scl < 0) {
61 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
62 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
63 return soft_i2c_gpio_scl;
64 }
65 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
66 if (ret) {
67 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
68 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
69 return ret;
70 }
71
72 return 0;
73}
74#else
75static int soft_i2c_board_init(void) { return 0; }
Hans de Goede55410082015-02-16 17:23:25 +010076#endif
77
Ian Campbellcba69ee2014-05-05 11:52:26 +010078DECLARE_GLOBAL_DATA_PTR;
79
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020080void i2c_init_board(void)
81{
82#ifdef CONFIG_I2C0_ENABLE
83#if defined(CONFIG_MACH_SUN4I) || \
84 defined(CONFIG_MACH_SUN5I) || \
85 defined(CONFIG_MACH_SUN7I) || \
86 defined(CONFIG_MACH_SUN8I_R40)
87 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
89 clock_twi_onoff(0, 1);
90#elif defined(CONFIG_MACH_SUN6I)
91 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
92 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
93 clock_twi_onoff(0, 1);
94#elif defined(CONFIG_MACH_SUN8I)
95 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
96 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
97 clock_twi_onoff(0, 1);
98#endif
99#endif
100
101#ifdef CONFIG_I2C1_ENABLE
102#if defined(CONFIG_MACH_SUN4I) || \
103 defined(CONFIG_MACH_SUN7I) || \
104 defined(CONFIG_MACH_SUN8I_R40)
105 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
106 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
107 clock_twi_onoff(1, 1);
108#elif defined(CONFIG_MACH_SUN5I)
109 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
110 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
111 clock_twi_onoff(1, 1);
112#elif defined(CONFIG_MACH_SUN6I)
113 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
114 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
115 clock_twi_onoff(1, 1);
116#elif defined(CONFIG_MACH_SUN8I)
117 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
118 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
119 clock_twi_onoff(1, 1);
120#endif
121#endif
122
123#ifdef CONFIG_I2C2_ENABLE
124#if defined(CONFIG_MACH_SUN4I) || \
125 defined(CONFIG_MACH_SUN7I) || \
126 defined(CONFIG_MACH_SUN8I_R40)
127 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
128 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
129 clock_twi_onoff(2, 1);
130#elif defined(CONFIG_MACH_SUN5I)
131 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
132 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
133 clock_twi_onoff(2, 1);
134#elif defined(CONFIG_MACH_SUN6I)
135 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
136 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
137 clock_twi_onoff(2, 1);
138#elif defined(CONFIG_MACH_SUN8I)
139 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
140 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
141 clock_twi_onoff(2, 1);
142#endif
143#endif
144
145#ifdef CONFIG_I2C3_ENABLE
146#if defined(CONFIG_MACH_SUN6I)
147 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
148 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
149 clock_twi_onoff(3, 1);
150#elif defined(CONFIG_MACH_SUN7I) || \
151 defined(CONFIG_MACH_SUN8I_R40)
152 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
153 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
154 clock_twi_onoff(3, 1);
155#endif
156#endif
157
158#ifdef CONFIG_I2C4_ENABLE
159#if defined(CONFIG_MACH_SUN7I) || \
160 defined(CONFIG_MACH_SUN8I_R40)
161 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
162 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
163 clock_twi_onoff(4, 1);
164#endif
165#endif
166
167#ifdef CONFIG_R_I2C_ENABLE
168 clock_twi_onoff(5, 1);
169 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
170 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
171#endif
172}
173
Ian Campbellcba69ee2014-05-05 11:52:26 +0100174/* add board specific code here */
175int board_init(void)
176{
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200177 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100178
179 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
180
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200181#ifndef CONFIG_ARM64
Ian Campbellcba69ee2014-05-05 11:52:26 +0100182 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
183 debug("id_pfr1: 0x%08x\n", id_pfr1);
184 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200185 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
186 uint32_t freq;
187
Ian Campbellcba69ee2014-05-05 11:52:26 +0100188 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200189
190 /*
191 * CNTFRQ is a secure register, so we will crash if we try to
192 * write this from the non-secure world (read is OK, though).
193 * In case some bootcode has already set the correct value,
194 * we avoid the risk of writing to it.
195 */
196 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywarae4916e82017-02-16 01:20:19 +0000197 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200198 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywarae4916e82017-02-16 01:20:19 +0000199 freq, COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200200#ifdef CONFIG_NON_SECURE
201 printf("arch timer frequency is wrong, but cannot adjust it\n");
202#else
203 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywarae4916e82017-02-16 01:20:19 +0000204 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200205#endif
206 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100207 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200208#endif /* !CONFIG_ARM64 */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100209
Hans de Goede2fcf0332015-04-25 17:25:14 +0200210 ret = axp_gpio_init();
211 if (ret)
212 return ret;
213
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100214#ifdef CONFIG_SATAPWR
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200215 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
216 gpio_request(satapwr_pin, "satapwr");
217 gpio_direction_output(satapwr_pin, 1);
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100218#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100219#ifdef CONFIG_MACPWR
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200220 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
221 gpio_request(macpwr_pin, "macpwr");
222 gpio_direction_output(macpwr_pin, 1);
Hans de Goedefc8991c2016-03-17 13:53:03 +0100223#endif
224
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200225#ifdef CONFIG_DM_I2C
226 /*
227 * Temporary workaround for enabling I2C clocks until proper sunxi DM
228 * clk, reset and pinctrl drivers land.
229 */
230 i2c_init_board();
231#endif
232
Hans de Goede4f7e01c2015-04-23 23:23:50 +0200233 /* Uses dm gpio code so do this here and not in i2c_init_board() */
234 return soft_i2c_board_init();
Ian Campbellcba69ee2014-05-05 11:52:26 +0100235}
236
237int dram_init(void)
238{
239 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
240
241 return 0;
242}
243
Boris Brezillon4ccae812016-06-15 21:09:23 +0200244#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200245static void nand_pinmux_setup(void)
246{
247 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200248
249 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200250 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
251
Hans de Goede022a99d2015-08-15 13:17:49 +0200252#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
253 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200254 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200255#endif
256 /* sun4i / sun7i do have a PC23, but it is not used for nand,
257 * only sun7i has a PC24 */
258#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200259 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200260#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200261}
262
263static void nand_clock_setup(void)
264{
265 struct sunxi_ccm_reg *const ccm =
266 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200267
Karol Gugalaad008292015-07-23 14:33:01 +0200268 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Hans de Goede31c21472015-08-15 11:58:03 +0200269#ifdef CONFIG_MACH_SUN9I
270 setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
271#else
272 setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
273#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200274 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
275}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200276
277void board_nand_init(void)
278{
279 nand_pinmux_setup();
280 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200281#ifndef CONFIG_SPL_BUILD
282 sunxi_nand_init();
283#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200284}
Karol Gugalaad008292015-07-23 14:33:01 +0200285#endif
286
Masahiro Yamada4aa2ba32017-05-09 20:31:39 +0900287#ifdef CONFIG_MMC
Ian Campbelle24ea552014-05-05 14:42:31 +0100288static void mmc_pinmux_setup(int sdc)
289{
290 unsigned int pin;
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100291 __maybe_unused int pins;
Ian Campbelle24ea552014-05-05 14:42:31 +0100292
293 switch (sdc) {
294 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100295 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100296 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100297 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100298 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
299 sunxi_gpio_set_drv(pin, 2);
300 }
301 break;
302
303 case 1:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100304 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
305
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800306#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
307 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100308 if (pins == SUNXI_GPIO_H) {
309 /* SDC1: PH22-PH-27 */
310 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
311 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
312 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
313 sunxi_gpio_set_drv(pin, 2);
314 }
315 } else {
316 /* SDC1: PG0-PG5 */
317 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
318 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
319 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
320 sunxi_gpio_set_drv(pin, 2);
321 }
322 }
323#elif defined(CONFIG_MACH_SUN5I)
324 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200325 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100326 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100327 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
328 sunxi_gpio_set_drv(pin, 2);
329 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100330#elif defined(CONFIG_MACH_SUN6I)
331 /* SDC1: PG0-PG5 */
332 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
333 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
334 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
335 sunxi_gpio_set_drv(pin, 2);
336 }
337#elif defined(CONFIG_MACH_SUN8I)
338 if (pins == SUNXI_GPIO_D) {
339 /* SDC1: PD2-PD7 */
340 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
341 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
342 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
343 sunxi_gpio_set_drv(pin, 2);
344 }
345 } else {
346 /* SDC1: PG0-PG5 */
347 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
348 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
349 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
350 sunxi_gpio_set_drv(pin, 2);
351 }
352 }
353#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100354 break;
355
356 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100357 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
358
359#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
360 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100361 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100362 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100363 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
364 sunxi_gpio_set_drv(pin, 2);
365 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100366#elif defined(CONFIG_MACH_SUN5I)
367 if (pins == SUNXI_GPIO_E) {
368 /* SDC2: PE4-PE9 */
369 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
370 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
371 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
372 sunxi_gpio_set_drv(pin, 2);
373 }
374 } else {
375 /* SDC2: PC6-PC15 */
376 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
377 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
378 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
379 sunxi_gpio_set_drv(pin, 2);
380 }
381 }
382#elif defined(CONFIG_MACH_SUN6I)
383 if (pins == SUNXI_GPIO_A) {
384 /* SDC2: PA9-PA14 */
385 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
386 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
387 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
388 sunxi_gpio_set_drv(pin, 2);
389 }
390 } else {
391 /* SDC2: PC6-PC15, PC24 */
392 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
393 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
394 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
395 sunxi_gpio_set_drv(pin, 2);
396 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100397
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100398 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
399 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
400 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
401 }
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800402#elif defined(CONFIG_MACH_SUN8I_R40)
403 /* SDC2: PC6-PC15, PC24 */
404 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
405 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
406 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
407 sunxi_gpio_set_drv(pin, 2);
408 }
409
410 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
411 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
412 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200413#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100414 /* SDC2: PC5-PC6, PC8-PC16 */
415 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
416 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100417 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
418 sunxi_gpio_set_drv(pin, 2);
419 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100420
421 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
422 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
423 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
424 sunxi_gpio_set_drv(pin, 2);
425 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800426#elif defined(CONFIG_MACH_SUN9I)
427 /* SDC2: PC6-PC16 */
428 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
429 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
430 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
431 sunxi_gpio_set_drv(pin, 2);
432 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100433#endif
434 break;
435
436 case 3:
437 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
438
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800439#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
440 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100441 /* SDC3: PI4-PI9 */
442 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
443 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
444 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
445 sunxi_gpio_set_drv(pin, 2);
446 }
447#elif defined(CONFIG_MACH_SUN6I)
448 if (pins == SUNXI_GPIO_A) {
449 /* SDC3: PA9-PA14 */
450 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
451 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
452 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
453 sunxi_gpio_set_drv(pin, 2);
454 }
455 } else {
456 /* SDC3: PC6-PC15, PC24 */
457 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
458 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
459 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
460 sunxi_gpio_set_drv(pin, 2);
461 }
462
463 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
464 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
465 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
466 }
467#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100468 break;
469
470 default:
471 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
472 break;
473 }
474}
475
476int board_mmc_init(bd_t *bis)
477{
Hans de Goedee79c7c82014-10-02 21:13:54 +0200478 __maybe_unused struct mmc *mmc0, *mmc1;
479 __maybe_unused char buf[512];
480
Ian Campbelle24ea552014-05-05 14:42:31 +0100481 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200482 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
483 if (!mmc0)
484 return -1;
485
Hans de Goede2ccfac02014-10-02 20:43:50 +0200486#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbelle24ea552014-05-05 14:42:31 +0100487 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200488 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
489 if (!mmc1)
490 return -1;
491#endif
492
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200493#if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
Hans de Goedee79c7c82014-10-02 21:13:54 +0200494 /*
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200495 * On systems with an emmc (mmc2), figure out if we are booting from
496 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
497 * are searched there first. Note we only do this for u-boot proper,
498 * not for the SPL, see spl_boot_device().
Hans de Goedee79c7c82014-10-02 21:13:54 +0200499 */
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200500 if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200501 /* Booting from emmc / mmc2, swap */
Simon Glassbcce53d2016-02-29 15:25:51 -0700502 mmc0->block_dev.devnum = 1;
503 mmc1->block_dev.devnum = 0;
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200504 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100505#endif
506
507 return 0;
508}
509#endif
510
Ian Campbellcba69ee2014-05-05 11:52:26 +0100511#ifdef CONFIG_SPL_BUILD
512void sunxi_board_init(void)
513{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200514 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100515
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100516#ifdef CONFIG_SY8106A_POWER
517 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
518#endif
519
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800520#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800521 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
522 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200523 power_failed = axp_init();
524
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800525#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
526 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200527 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200528#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200529 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
530 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800531#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200532 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200533#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800534#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
535 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200536 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200537#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200538
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800539#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
540 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200541 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
542#endif
543 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaif3c50452016-01-12 14:42:40 +0800544#if !defined(CONFIG_AXP152_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200545 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
546#endif
547#ifdef CONFIG_AXP209_POWER
548 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
549#endif
550
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800551#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
552 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800553 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
554 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800555#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800556 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
557 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800558#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200559 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
560 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
561 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
562#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800563
564#ifdef CONFIG_AXP818_POWER
565 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
566 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
567 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800568#endif
569
570#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800571 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800572#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200573#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100574 printf("DRAM:");
Andre Przywara414eb6f2017-04-26 01:32:43 +0100575 gd->ram_size = sunxi_dram_init();
576 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
577 if (!gd->ram_size)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100578 hang();
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200579
580 /*
581 * Only clock up the CPU to full speed if we are reasonably
582 * assured it's being powered with suitable core voltage
583 */
584 if (!power_failed)
Iain Patone71b4222015-03-28 10:26:38 +0000585 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200586 else
587 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100588}
589#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200590
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100591#ifdef CONFIG_USB_GADGET
592int g_dnl_board_usb_cable_connected(void)
593{
Paul Kocialkowski5bfdca02015-05-16 19:52:10 +0200594 return sunxi_usb_phy_vbus_detect(0);
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100595}
596#endif
597
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100598#ifdef CONFIG_SERIAL_TAG
599void get_board_serial(struct tag_serialnr *serialnr)
600{
601 char *serial_string;
602 unsigned long long serial;
603
604 serial_string = getenv("serial#");
605
606 if (serial_string) {
607 serial = simple_strtoull(serial_string, NULL, 16);
608
609 serialnr->high = (unsigned int) (serial >> 32);
610 serialnr->low = (unsigned int) (serial & 0xffffffff);
611 } else {
612 serialnr->high = 0;
613 serialnr->low = 0;
614 }
615}
616#endif
617
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200618/*
619 * Check the SPL header for the "sunxi" variant. If found: parse values
620 * that might have been passed by the loader ("fel" utility), and update
621 * the environment accordingly.
622 */
623static void parse_spl_header(const uint32_t spl_addr)
624{
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200625 struct boot_file_head *spl = (void *)(ulong)spl_addr;
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200626 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
627 return; /* signature mismatch, no usable header */
628
629 uint8_t spl_header_version = spl->spl_signature[3];
630 if (spl_header_version != SPL_HEADER_VERSION) {
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200631 printf("sunxi SPL version mismatch: expected %u, got %u\n",
632 SPL_HEADER_VERSION, spl_header_version);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200633 return;
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200634 }
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200635 if (!spl->fel_script_address)
636 return;
637
638 if (spl->fel_uEnv_length != 0) {
639 /*
640 * data is expected in uEnv.txt compatible format, so "env
641 * import -t" the string(s) at fel_script_address right away.
642 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100643 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200644 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
645 return;
646 }
647 /* otherwise assume .scr format (mkimage-type script) */
648 setenv_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200649}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200650
Hans de Goedef2219612016-06-26 13:34:42 +0200651/*
652 * Note this function gets called multiple times.
653 * It must not make any changes to env variables which already exist.
654 */
655static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200656{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100657 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100658 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100659 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200660 char ethaddr[16];
661 int i, ret;
662
663 ret = sunxi_get_sid(sid);
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200664 if (ret == 0 && sid[0] != 0) {
665 /*
666 * The single words 1 - 3 of the SID have quite a few bits
667 * which are the same on many models, so we take a crc32
668 * of all 3 words, to get a more unique value.
669 *
670 * Note we only do this on newer SoCs as we cannot change
671 * the algorithm on older SoCs since those have been using
672 * fixed mac-addresses based on only using word 3 for a
673 * long time and changing a fixed mac-address with an
674 * u-boot update is not good.
675 */
676#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
677 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
678 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
679 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
680#endif
681
Hans de Goede97322c32016-07-27 17:58:06 +0200682 /* Ensure the NIC specific bytes of the mac are not all 0 */
683 if ((sid[3] & 0xffffff) == 0)
684 sid[3] |= 0x800000;
685
Hans de Goedef2219612016-06-26 13:34:42 +0200686 for (i = 0; i < 4; i++) {
687 sprintf(ethaddr, "ethernet%d", i);
688 if (!fdt_get_alias(fdt, ethaddr))
689 continue;
690
691 if (i == 0)
692 strcpy(ethaddr, "ethaddr");
693 else
694 sprintf(ethaddr, "eth%daddr", i);
695
696 if (getenv(ethaddr))
697 continue;
698
699 /* Non OUI / registered MAC address */
700 mac_addr[0] = (i << 4) | 0x02;
701 mac_addr[1] = (sid[0] >> 0) & 0xff;
702 mac_addr[2] = (sid[3] >> 24) & 0xff;
703 mac_addr[3] = (sid[3] >> 16) & 0xff;
704 mac_addr[4] = (sid[3] >> 8) & 0xff;
705 mac_addr[5] = (sid[3] >> 0) & 0xff;
706
707 eth_setenv_enetaddr(ethaddr, mac_addr);
708 }
709
710 if (!getenv("serial#")) {
711 snprintf(serial_string, sizeof(serial_string),
712 "%08x%08x", sid[0], sid[3]);
713
714 setenv("serial#", serial_string);
715 }
716 }
717}
718
Hans de Goedef2219612016-06-26 13:34:42 +0200719int misc_init_r(void)
720{
721 __maybe_unused int ret;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200722
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200723 setenv("fel_booted", NULL);
724 setenv("fel_scriptaddr", NULL);
725 /* determine if we are running in FEL mode */
726 if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
727 setenv("fel_booted", "1");
728 parse_spl_header(SPL_ADDR);
729 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200730
Hans de Goedef2219612016-06-26 13:34:42 +0200731 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200732
Hans de Goede1871a8c2015-01-13 19:25:06 +0100733#ifndef CONFIG_MACH_SUN9I
Hans de Goedee13afee2015-04-27 16:50:04 +0200734 ret = sunxi_usb_phy_probe();
735 if (ret)
736 return ret;
Hans de Goede1871a8c2015-01-13 19:25:06 +0100737#endif
Hans de Goeded42faf32015-06-17 15:49:26 +0200738 sunxi_musb_board_init();
739
Jonathan Liub41d7d02014-06-14 08:59:09 +0200740 return 0;
741}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200742
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200743int ft_board_setup(void *blob, bd_t *bd)
744{
Hans de Goeded75111a2016-03-22 22:51:52 +0100745 int __maybe_unused r;
746
Hans de Goedef2219612016-06-26 13:34:42 +0200747 /*
748 * Call setup_environment again in case the boot fdt has
749 * ethernet aliases the u-boot copy does not have.
750 */
751 setup_environment(blob);
752
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200753#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100754 r = sunxi_simplefb_setup(blob);
755 if (r)
756 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200757#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100758 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200759}
Andre Przywara9ea3c352017-04-26 01:32:44 +0100760
761#ifdef CONFIG_SPL_LOAD_FIT
762int board_fit_config_name_match(const char *name)
763{
Andre Przywara54254ba2017-04-26 01:32:50 +0100764 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
765 const char *cmp_str = (void *)(ulong)SPL_ADDR;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100766
Andre Przywara54254ba2017-04-26 01:32:50 +0100767 /* Check if there is a DT name stored in the SPL header and use that. */
768 if (spl->dt_name_offset) {
769 cmp_str += spl->dt_name_offset;
770 } else {
Andre Przywara9ea3c352017-04-26 01:32:44 +0100771#ifdef CONFIG_DEFAULT_DEVICE_TREE
Andre Przywara54254ba2017-04-26 01:32:50 +0100772 cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100773#else
Andre Przywara54254ba2017-04-26 01:32:50 +0100774 return 0;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100775#endif
Andre Przywara54254ba2017-04-26 01:32:50 +0100776 };
Andre Przywara9ea3c352017-04-26 01:32:44 +0100777
778/* Differentiate the two Pine64 board DTs by their DRAM size. */
779 if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
780 if ((gd->ram_size > 512 * 1024 * 1024))
781 return !strstr(name, "plus");
782 else
783 return !!strstr(name, "plus");
784 } else {
785 return strcmp(name, cmp_str);
786 }
787}
788#endif