blob: e07ca5821adcbb1425c0b3c4ddd16547bfdd25a6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu18936ee2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu18936ee2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu18936ee2011-11-25 00:18:01 +000010#include <common.h>
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +020011#include <netdev.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090012#include <linux/errno.h>
Jason Liu18936ee2011-11-25 00:18:01 +000013#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/sys_proto.h>
Fabio Estevam6a376042012-04-29 08:11:13 +000017#include <asm/arch/crm_regs.h>
Peng Fan770611f2018-01-10 13:20:34 +080018#include <asm/mach-imx/boot_mode.h>
Tim Harvey70caa8e2015-05-18 06:56:46 -070019#include <imx_thermal.h>
Eric Nelsone1eb75b2012-09-23 07:30:55 +000020#include <ipu_pixfmt.h>
Ye.Li7a264162014-11-20 21:14:14 +080021#include <thermal.h>
Nikita Kiryanov44b98412014-11-21 12:47:26 +020022#include <sata.h>
Jason Liu18936ee2011-11-25 00:18:01 +000023
Yangbo Lue37ac712019-06-21 11:42:28 +080024#ifdef CONFIG_FSL_ESDHC_IMX
25#include <fsl_esdhc_imx.h>
Jason Liu18936ee2011-11-25 00:18:01 +000026#endif
27
Eric Nelson11c2e502015-02-15 14:37:21 -070028static u32 reset_cause = -1;
29
Max Krummenacher6ed4d262019-02-01 16:04:51 +010030u32 get_imx_reset_cause(void)
Jason Liu18936ee2011-11-25 00:18:01 +000031{
Jason Liu18936ee2011-11-25 00:18:01 +000032 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
33
Max Krummenacher6ed4d262019-02-01 16:04:51 +010034 if (reset_cause == -1) {
35 reset_cause = readl(&src_regs->srsr);
36/* preserve the value for U-Boot proper */
37#if !defined(CONFIG_SPL_BUILD)
38 writel(reset_cause, &src_regs->srsr);
39#endif
40 }
Jason Liu18936ee2011-11-25 00:18:01 +000041
Max Krummenacher6ed4d262019-02-01 16:04:51 +010042 return reset_cause;
43}
44
45#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
46static char *get_reset_cause(void)
47{
48 switch (get_imx_reset_cause()) {
Jason Liu18936ee2011-11-25 00:18:01 +000049 case 0x00001:
Fabio Estevamcece2622012-03-13 07:26:48 +000050 case 0x00011:
Jason Liu18936ee2011-11-25 00:18:01 +000051 return "POR";
52 case 0x00004:
53 return "CSU";
54 case 0x00008:
55 return "IPP USER";
56 case 0x00010:
Adrian Alonsocd562c82015-09-02 13:54:23 -050057#ifdef CONFIG_MX7
58 return "WDOG1";
59#else
Jason Liu18936ee2011-11-25 00:18:01 +000060 return "WDOG";
Adrian Alonsocd562c82015-09-02 13:54:23 -050061#endif
Jason Liu18936ee2011-11-25 00:18:01 +000062 case 0x00020:
63 return "JTAG HIGH-Z";
64 case 0x00040:
65 return "JTAG SW";
Adrian Alonsocd562c82015-09-02 13:54:23 -050066 case 0x00080:
67 return "WDOG3";
68#ifdef CONFIG_MX7
69 case 0x00100:
70 return "WDOG4";
71 case 0x00200:
72 return "TEMPSENSE";
Peng Fancd357ad2018-11-20 10:19:25 +000073#elif defined(CONFIG_IMX8M)
Peng Fan7537e932018-01-10 13:20:25 +080074 case 0x00100:
75 return "WDOG2";
76 case 0x00200:
77 return "TEMPSENSE";
Adrian Alonsocd562c82015-09-02 13:54:23 -050078#else
79 case 0x00100:
80 return "TEMPSENSE";
Jason Liu18936ee2011-11-25 00:18:01 +000081 case 0x10000:
82 return "WARM BOOT";
Adrian Alonsocd562c82015-09-02 13:54:23 -050083#endif
Jason Liu18936ee2011-11-25 00:18:01 +000084 default:
85 return "unknown reset";
86 }
87}
Prabhakar Kushwaha28420e72015-05-18 17:13:52 +053088#endif
Eric Nelson11c2e502015-02-15 14:37:21 -070089
Anatolij Gustschin38df3702017-08-28 21:46:26 +020090#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevama7683862012-03-20 04:21:45 +000091
Troy Kisky20332a02012-10-23 10:57:46 +000092const char *get_imx_type(u32 imxtype)
Fabio Estevama7683862012-03-20 04:21:45 +000093{
94 switch (imxtype) {
Peng Fan625b03d2019-12-27 10:14:02 +080095 case MXC_CPU_IMX8MP:
96 return "8MP"; /* Quad-core version of the imx8mp */
Peng Fan24341312019-06-27 17:23:49 +080097 case MXC_CPU_IMX8MN:
98 return "8MNano";/* Quad-core version of the imx8mn */
Peng Fan65a6c502019-08-27 06:25:04 +000099 case MXC_CPU_IMX8MM:
100 return "8MMQ"; /* Quad-core version of the imx8mm */
101 case MXC_CPU_IMX8MML:
102 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
103 case MXC_CPU_IMX8MMD:
104 return "8MMD"; /* Dual-core version of the imx8mm */
105 case MXC_CPU_IMX8MMDL:
106 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
107 case MXC_CPU_IMX8MMS:
108 return "8MMS"; /* Single-core version of the imx8mm */
109 case MXC_CPU_IMX8MMSL:
110 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fancd357ad2018-11-20 10:19:25 +0000111 case MXC_CPU_IMX8MQ:
Peng Fancb1a1de2020-02-05 17:34:54 +0800112 return "8MQ"; /* Quad-core version of the imx8mq */
113 case MXC_CPU_IMX8MQL:
114 return "8MQLite"; /* Quad-core Lite version of the imx8mq */
115 case MXC_CPU_IMX8MD:
116 return "8MD"; /* Dual-core version of the imx8mq */
Fabio Estevame25a0652016-02-28 12:33:17 -0300117 case MXC_CPU_MX7S:
Stefan Agner249092f2016-05-06 11:21:50 -0700118 return "7S"; /* Single-core version of the mx7 */
Adrian Alonsocd562c82015-09-02 13:54:23 -0500119 case MXC_CPU_MX7D:
120 return "7D"; /* Dual-core version of the mx7 */
Peng Fand0acd992015-07-11 11:38:42 +0800121 case MXC_CPU_MX6QP:
122 return "6QP"; /* Quad-Plus version of the mx6 */
123 case MXC_CPU_MX6DP:
124 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000125 case MXC_CPU_MX6Q:
Fabio Estevama7683862012-03-20 04:21:45 +0000126 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevam94db6652014-01-26 15:06:41 -0200127 case MXC_CPU_MX6D:
128 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000129 case MXC_CPU_MX6DL:
130 return "6DL"; /* Dual Lite version of the mx6 */
131 case MXC_CPU_MX6SOLO:
132 return "6SOLO"; /* Solo version of the mx6 */
133 case MXC_CPU_MX6SL:
Fabio Estevama7683862012-03-20 04:21:45 +0000134 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan7ce6d3c2016-12-11 19:24:20 +0800135 case MXC_CPU_MX6SLL:
136 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam05d54b82014-06-24 17:40:58 -0300137 case MXC_CPU_MX6SX:
138 return "6SX"; /* SoloX version of the mx6 */
Peng Fan8631c062015-07-20 19:28:21 +0800139 case MXC_CPU_MX6UL:
140 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan65ce54b2016-08-11 14:02:38 +0800141 case MXC_CPU_MX6ULL:
142 return "6ULL"; /* ULL version of the mx6 */
Peng Fan81ae46c2019-08-08 09:55:52 +0000143 case MXC_CPU_MX6ULZ:
144 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000145 case MXC_CPU_MX51:
Fabio Estevama7683862012-03-20 04:21:45 +0000146 return "51";
Troy Kisky20332a02012-10-23 10:57:46 +0000147 case MXC_CPU_MX53:
Fabio Estevama7683862012-03-20 04:21:45 +0000148 return "53";
149 default:
Otavio Salvadore972d722012-06-30 05:07:32 +0000150 return "??";
Fabio Estevama7683862012-03-20 04:21:45 +0000151 }
152}
153
Jason Liu18936ee2011-11-25 00:18:01 +0000154int print_cpuinfo(void)
155{
Stefano Babic943a3f22015-05-26 19:53:41 +0200156 u32 cpurev;
157 __maybe_unused u32 max_freq;
Jason Liu18936ee2011-11-25 00:18:01 +0000158
159 cpurev = get_cpu_rev();
Fabio Estevama7683862012-03-20 04:21:45 +0000160
Adrian Alonso1368f992015-09-02 13:54:13 -0500161#if defined(CONFIG_IMX_THERMAL)
162 struct udevice *thermal_dev;
163 int cpu_tmp, minc, maxc, ret;
164
Tim Harveyb83ddac2015-05-18 07:02:25 -0700165 printf("CPU: Freescale i.MX%s rev%d.%d",
Peng Fan13868ea2019-12-30 17:57:10 +0800166 get_imx_type((cpurev & 0x1FF000) >> 12),
Tim Harveyb83ddac2015-05-18 07:02:25 -0700167 (cpurev & 0x000F0) >> 4,
168 (cpurev & 0x0000F) >> 0);
169 max_freq = get_cpu_speed_grade_hz();
170 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
171 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
172 } else {
173 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
174 mxc_get_clock(MXC_ARM_CLK) / 1000000);
175 }
176#else
Fabio Estevama7683862012-03-20 04:21:45 +0000177 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
Peng Fan13868ea2019-12-30 17:57:10 +0800178 get_imx_type((cpurev & 0x1FF000) >> 12),
Jason Liu18936ee2011-11-25 00:18:01 +0000179 (cpurev & 0x000F0) >> 4,
180 (cpurev & 0x0000F) >> 0,
181 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyb83ddac2015-05-18 07:02:25 -0700182#endif
Ye.Li7a264162014-11-20 21:14:14 +0800183
Adrian Alonso1368f992015-09-02 13:54:13 -0500184#if defined(CONFIG_IMX_THERMAL)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700185 puts("CPU: ");
186 switch (get_cpu_temp_grade(&minc, &maxc)) {
187 case TEMP_AUTOMOTIVE:
188 puts("Automotive temperature grade ");
189 break;
190 case TEMP_INDUSTRIAL:
191 puts("Industrial temperature grade ");
192 break;
193 case TEMP_EXTCOMMERCIAL:
194 puts("Extended Commercial temperature grade ");
195 break;
196 default:
197 puts("Commercial temperature grade ");
198 break;
199 }
200 printf("(%dC to %dC)", minc, maxc);
Ye.Li7a264162014-11-20 21:14:14 +0800201 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
202 if (!ret) {
203 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
204
205 if (!ret)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700206 printf(" at %dC\n", cpu_tmp);
Ye.Li7a264162014-11-20 21:14:14 +0800207 else
Fabio Estevam3a384b42015-09-08 14:43:10 -0300208 debug(" - invalid sensor data\n");
Ye.Li7a264162014-11-20 21:14:14 +0800209 } else {
Fabio Estevam3a384b42015-09-08 14:43:10 -0300210 debug(" - invalid sensor device\n");
Ye.Li7a264162014-11-20 21:14:14 +0800211 }
212#endif
213
Jason Liu18936ee2011-11-25 00:18:01 +0000214 printf("Reset cause: %s\n", get_reset_cause());
215 return 0;
216}
217#endif
218
219int cpu_eth_init(bd_t *bis)
220{
221 int rc = -ENODEV;
222
223#if defined(CONFIG_FEC_MXC)
224 rc = fecmxc_initialize(bis);
225#endif
226
227 return rc;
228}
229
Yangbo Lue37ac712019-06-21 11:42:28 +0800230#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu18936ee2011-11-25 00:18:01 +0000231/*
232 * Initializes on-chip MMC controllers.
233 * to override, implement board_mmc_init()
234 */
235int cpu_mmc_init(bd_t *bis)
236{
Jason Liu18936ee2011-11-25 00:18:01 +0000237 return fsl_esdhc_mmc_init(bis);
Jason Liu18936ee2011-11-25 00:18:01 +0000238}
Benoît Thébaudeauecb0f312012-08-17 10:42:55 +0000239#endif
Jason Liu18936ee2011-11-25 00:18:01 +0000240
Peng Fancd357ad2018-11-20 10:19:25 +0000241#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6a376042012-04-29 08:11:13 +0000242u32 get_ahb_clk(void)
243{
244 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
245 u32 reg, ahb_podf;
246
247 reg = __raw_readl(&imx_ccm->cbcdr);
248 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
249 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
250
251 return get_periph_clk() / (ahb_podf + 1);
252}
Adrian Alonsocd562c82015-09-02 13:54:23 -0500253#endif
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000254
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000255void arch_preboot_os(void)
256{
Marek Vasut42dc1232019-06-09 03:50:51 +0200257#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harvey6ecbe132017-05-12 12:58:41 -0700258 imx_pcie_remove();
259#endif
Simon Glass10e40d52017-06-14 21:28:25 -0600260#if defined(CONFIG_SATA)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200261 if (!is_mx6sdl()) {
262 sata_remove(0);
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100263#if defined(CONFIG_MX6)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200264 disable_sata_clock();
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100265#endif
Ludwig Zenz86e59532019-07-02 15:10:52 +0200266 }
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200267#endif
268#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000269 /* disable video before launching O/S */
270 ipuv3_fb_shutdown();
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000271#endif
Igor Opaniuk8c1df092019-06-04 00:05:59 +0300272#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fan623787f2015-10-29 15:54:51 +0800273 lcdif_power_down();
274#endif
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200275}
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200276
Peng Fancd357ad2018-11-20 10:19:25 +0000277#ifndef CONFIG_IMX8M
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200278void set_chipselect_size(int const cs_size)
279{
280 unsigned int reg;
281 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
282 reg = readl(&iomuxc_regs->gpr[1]);
283
284 switch (cs_size) {
285 case CS0_128:
286 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
287 reg |= 0x5;
288 break;
289 case CS0_64M_CS1_64M:
290 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
291 reg |= 0x1B;
292 break;
293 case CS0_64M_CS1_32M_CS2_32M:
294 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
295 reg |= 0x4B;
296 break;
297 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
298 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
299 reg |= 0x249;
300 break;
301 default:
302 printf("Unknown chip select size: %d\n", cs_size);
303 break;
304 }
305
306 writel(reg, &iomuxc_regs->gpr[1]);
307}
Peng Fan7537e932018-01-10 13:20:25 +0800308#endif
Fabio Estevam4555c262017-11-27 10:25:09 -0200309
Peng Fancd357ad2018-11-20 10:19:25 +0000310#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan423e84b2018-01-10 13:20:29 +0800311/*
312 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
313 * defines a 2-bit SPEED_GRADING
314 */
315#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fane56d9d72018-01-10 13:20:30 +0800316enum cpu_speed {
317 OCOTP_TESTER3_SPEED_GRADE0,
318 OCOTP_TESTER3_SPEED_GRADE1,
319 OCOTP_TESTER3_SPEED_GRADE2,
320 OCOTP_TESTER3_SPEED_GRADE3,
Peng Fan47586a42018-12-12 02:47:58 -0800321 OCOTP_TESTER3_SPEED_GRADE4,
Peng Fane56d9d72018-01-10 13:20:30 +0800322};
Peng Fan423e84b2018-01-10 13:20:29 +0800323
324u32 get_cpu_speed_grade_hz(void)
325{
326 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
327 struct fuse_bank *bank = &ocotp->bank[1];
328 struct fuse_bank1_regs *fuse =
329 (struct fuse_bank1_regs *)bank->fuse_regs;
330 uint32_t val;
331
332 val = readl(&fuse->tester3);
333 val >>= OCOTP_TESTER3_SPEED_SHIFT;
Peng Fan47586a42018-12-12 02:47:58 -0800334
Peng Fan354dcce2020-01-17 16:11:29 +0800335 if (is_imx8mn() || is_imx8mp()) {
Peng Fan47586a42018-12-12 02:47:58 -0800336 val &= 0xf;
337 return 2300000000 - val * 100000000;
338 }
339
340 if (is_imx8mm())
341 val &= 0x7;
342 else
343 val &= 0x3;
Peng Fan423e84b2018-01-10 13:20:29 +0800344
345 switch(val) {
Peng Fane56d9d72018-01-10 13:20:30 +0800346 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan423e84b2018-01-10 13:20:29 +0800347 return 800000000;
Peng Fane56d9d72018-01-10 13:20:30 +0800348 case OCOTP_TESTER3_SPEED_GRADE1:
Ye Lic9a1a242018-10-16 23:12:37 -0700349 return (is_mx7() ? 500000000 : (is_imx8mq() ? 1000000000 : 1200000000));
Peng Fane56d9d72018-01-10 13:20:30 +0800350 case OCOTP_TESTER3_SPEED_GRADE2:
Ye Lic9a1a242018-10-16 23:12:37 -0700351 return (is_mx7() ? 1000000000 : (is_imx8mq() ? 1300000000 : 1600000000));
Peng Fane56d9d72018-01-10 13:20:30 +0800352 case OCOTP_TESTER3_SPEED_GRADE3:
Ye Lic9a1a242018-10-16 23:12:37 -0700353 return (is_mx7() ? 1200000000 : (is_imx8mq() ? 1500000000 : 1800000000));
Peng Fan47586a42018-12-12 02:47:58 -0800354 case OCOTP_TESTER3_SPEED_GRADE4:
355 return 2000000000;
Peng Fan423e84b2018-01-10 13:20:29 +0800356 }
Peng Fane56d9d72018-01-10 13:20:30 +0800357
Peng Fan423e84b2018-01-10 13:20:29 +0800358 return 0;
359}
360
361/*
362 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
363 * defines a 2-bit SPEED_GRADING
364 */
365#define OCOTP_TESTER3_TEMP_SHIFT 6
366
367u32 get_cpu_temp_grade(int *minc, int *maxc)
368{
369 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
370 struct fuse_bank *bank = &ocotp->bank[1];
371 struct fuse_bank1_regs *fuse =
372 (struct fuse_bank1_regs *)bank->fuse_regs;
373 uint32_t val;
374
375 val = readl(&fuse->tester3);
376 val >>= OCOTP_TESTER3_TEMP_SHIFT;
377 val &= 0x3;
378
379 if (minc && maxc) {
380 if (val == TEMP_AUTOMOTIVE) {
381 *minc = -40;
382 *maxc = 125;
383 } else if (val == TEMP_INDUSTRIAL) {
384 *minc = -40;
385 *maxc = 105;
386 } else if (val == TEMP_EXTCOMMERCIAL) {
387 *minc = -20;
388 *maxc = 105;
389 } else {
390 *minc = 0;
391 *maxc = 95;
392 }
393 }
394 return val;
395}
396#endif
397
Peng Fanb890c4a2019-09-16 03:09:34 +0000398#if defined(CONFIG_MX7) || defined(CONFIG_IMX8MQ) || defined(CONFIG_IMX8MM)
Peng Fan770611f2018-01-10 13:20:34 +0800399enum boot_device get_boot_device(void)
400{
401 struct bootrom_sw_info **p =
402 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
403
404 enum boot_device boot_dev = SD1_BOOT;
405 u8 boot_type = (*p)->boot_dev_type;
406 u8 boot_instance = (*p)->boot_dev_instance;
407
408 switch (boot_type) {
409 case BOOT_TYPE_SD:
410 boot_dev = boot_instance + SD1_BOOT;
411 break;
412 case BOOT_TYPE_MMC:
413 boot_dev = boot_instance + MMC1_BOOT;
414 break;
415 case BOOT_TYPE_NAND:
416 boot_dev = NAND_BOOT;
417 break;
418 case BOOT_TYPE_QSPI:
419 boot_dev = QSPI_BOOT;
420 break;
421 case BOOT_TYPE_WEIM:
422 boot_dev = WEIM_NOR_BOOT;
423 break;
424 case BOOT_TYPE_SPINOR:
425 boot_dev = SPI_NOR_BOOT;
426 break;
Peng Fancd357ad2018-11-20 10:19:25 +0000427#ifdef CONFIG_IMX8M
Peng Fan80ebf862018-01-10 13:20:35 +0800428 case BOOT_TYPE_USB:
429 boot_dev = USB_BOOT;
430 break;
431#endif
Peng Fan770611f2018-01-10 13:20:34 +0800432 default:
433 break;
434 }
435
436 return boot_dev;
437}
438#endif
439
Fabio Estevam4555c262017-11-27 10:25:09 -0200440#ifdef CONFIG_NXP_BOARD_REVISION
441int nxp_board_rev(void)
442{
443 /*
444 * Get Board ID information from OCOTP_GP1[15:8]
445 * RevA: 0x1
446 * RevB: 0x2
447 * RevC: 0x3
448 */
449 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
450 struct fuse_bank *bank = &ocotp->bank[4];
451 struct fuse_bank4_regs *fuse =
452 (struct fuse_bank4_regs *)bank->fuse_regs;
453
454 return (readl(&fuse->gp1) >> 8 & 0x0F);
455}
456
457char nxp_board_rev_string(void)
458{
459 const char *rev = "A";
460
461 return (*rev + nxp_board_rev() - 1);
462}
463#endif