blob: aa2d1ca3605a4be3a601bc91a577407d8a17d383 [file] [log] [blame]
wdenk71f95112003-06-15 22:40:42 +00001/*
Jerry Huang4a6ee172010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Fleming272cc702008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk71f95112003-06-15 22:40:42 +00006 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk71f95112003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk71f95112003-06-15 22:40:42 +000012
Andy Fleming272cc702008-10-30 16:41:01 -050013#include <linux/list.h>
Lad, Prabhakar0d986e62012-06-24 21:35:20 +000014#include <linux/compiler.h>
Mateusz Zalega07a2d422014-04-30 13:04:15 +020015#include <part.h>
Andy Fleming272cc702008-10-30 16:41:01 -050016
17#define SD_VERSION_SD 0x20000
Jaehoon Chung1741c642013-01-29 22:58:16 +000018#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
Jaehoon Chung64f4a612013-01-29 19:31:16 +000019#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
20#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
21#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
Andy Fleming272cc702008-10-30 16:41:01 -050022#define MMC_VERSION_MMC 0x10000
23#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
Jaehoon Chung64f4a612013-01-29 19:31:16 +000024#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
25#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
26#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
27#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
28#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
29#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
30#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
31#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
32#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
33#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
Andy Fleming272cc702008-10-30 16:41:01 -050034
Jaehoon Chung8caf46d2014-05-16 13:59:53 +090035#define MMC_MODE_HS (1 << 0)
36#define MMC_MODE_HS_52MHz (1 << 1)
37#define MMC_MODE_4BIT (1 << 2)
38#define MMC_MODE_8BIT (1 << 3)
39#define MMC_MODE_SPI (1 << 4)
40#define MMC_MODE_HC (1 << 5)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +090041#define MMC_MODE_DDR_52MHz (1 << 6)
Ɓukasz Majewski62722032012-03-12 22:07:18 +000042
Andy Fleming272cc702008-10-30 16:41:01 -050043#define SD_DATA_4BIT 0x00040000
44
Albin Tonnerre79b91de2009-08-22 14:21:53 +020045#define IS_SD(x) (x->version & SD_VERSION_SD)
Andy Fleming272cc702008-10-30 16:41:01 -050046
47#define MMC_DATA_READ 1
48#define MMC_DATA_WRITE 2
49
50#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
51#define UNUSABLE_ERR -17 /* Unusable Card */
52#define COMM_ERR -18 /* Communications Error */
53#define TIMEOUT -19
Che-Liang Chioue9550442012-11-28 15:21:13 +000054#define IN_PROGRESS -20 /* operation is in progress */
Andy Fleming272cc702008-10-30 16:41:01 -050055
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020056#define MMC_CMD_GO_IDLE_STATE 0
57#define MMC_CMD_SEND_OP_COND 1
58#define MMC_CMD_ALL_SEND_CID 2
59#define MMC_CMD_SET_RELATIVE_ADDR 3
60#define MMC_CMD_SET_DSR 4
Andy Fleming272cc702008-10-30 16:41:01 -050061#define MMC_CMD_SWITCH 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020062#define MMC_CMD_SELECT_CARD 7
Andy Fleming272cc702008-10-30 16:41:01 -050063#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020064#define MMC_CMD_SEND_CSD 9
65#define MMC_CMD_SEND_CID 10
Andy Fleming272cc702008-10-30 16:41:01 -050066#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020067#define MMC_CMD_SEND_STATUS 13
68#define MMC_CMD_SET_BLOCKLEN 16
69#define MMC_CMD_READ_SINGLE_BLOCK 17
70#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Andy Fleming272cc702008-10-30 16:41:01 -050071#define MMC_CMD_WRITE_SINGLE_BLOCK 24
72#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wene6f99a52011-06-22 17:03:31 +000073#define MMC_CMD_ERASE_GROUP_START 35
74#define MMC_CMD_ERASE_GROUP_END 36
75#define MMC_CMD_ERASE 38
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020076#define MMC_CMD_APP_CMD 55
Thomas Choud52ebf12010-12-24 13:12:21 +000077#define MMC_CMD_SPI_READ_OCR 58
78#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar3690d6d2013-04-27 11:42:58 +053079#define MMC_CMD_RES_MAN 62
80
81#define MMC_CMD62_ARG1 0xefac62ec
82#define MMC_CMD62_ARG2 0xcbaea7
83
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020084
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020085#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Fleming272cc702008-10-30 16:41:01 -050086#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020087#define SD_CMD_SEND_IF_COND 8
88
89#define SD_CMD_APP_SET_BUS_WIDTH 6
Lei Wene6f99a52011-06-22 17:03:31 +000090#define SD_CMD_ERASE_WR_BLK_START 32
91#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020092#define SD_CMD_APP_SEND_OP_COND 41
Andy Fleming272cc702008-10-30 16:41:01 -050093#define SD_CMD_APP_SEND_SCR 51
94
95/* SCR definitions in different words */
96#define SD_HIGHSPEED_BUSY 0x00020000
97#define SD_HIGHSPEED_SUPPORTED 0x00020000
98
Thomas Chouabe2c932011-04-19 03:48:31 +000099#define OCR_BUSY 0x80000000
100#define OCR_HCS 0x40000000
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000101#define OCR_VOLTAGE_MASK 0x007FFF80
102#define OCR_ACCESS_MODE 0x60000000
Andy Fleming272cc702008-10-30 16:41:01 -0500103
Lei Wene6f99a52011-06-22 17:03:31 +0000104#define SECURE_ERASE 0x80000000
105
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000106#define MMC_STATUS_MASK (~0x0206BF7F)
Thomas Chouabe2c932011-04-19 03:48:31 +0000107#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
108#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Choued018b22011-04-19 03:48:32 +0000109#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000110
Jan Kloetzked617c422012-02-05 22:29:12 +0000111#define MMC_STATE_PRG (7 << 9)
112
Andy Fleming272cc702008-10-30 16:41:01 -0500113#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
114#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
115#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
116#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
117#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
118#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
119#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
120#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
121#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
122#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
123#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
124#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
125#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
126#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
127#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
128#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
129#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
130
131#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
132#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
133 addressed by index which are
134 1 in value field */
135#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
136 addressed by index, which are
137 1 in value field */
138#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
139
140#define SD_SWITCH_CHECK 0
141#define SD_SWITCH_SWITCH 1
142
143/*
144 * EXT_CSD fields
145 */
Stephen Warrenf866a462013-06-11 15:14:01 -0600146#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Oliver Metz1937e5a2013-10-01 20:32:07 +0200147#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Lei Wen0560db12011-10-03 20:35:10 +0000148#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini33ace362014-02-07 14:15:20 -0500149#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600150#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000151#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar3690d6d2013-04-27 11:42:58 +0530152#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen0560db12011-10-03 20:35:10 +0000153#define EXT_CSD_PART_CONF 179 /* R/W */
154#define EXT_CSD_BUS_WIDTH 183 /* R/W */
155#define EXT_CSD_HS_TIMING 185 /* R/W */
156#define EXT_CSD_REV 192 /* RO */
157#define EXT_CSD_CARD_TYPE 196 /* RO */
158#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrenf866a462013-06-11 15:14:01 -0600159#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000160#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren8948ea82012-07-30 10:55:43 +0000161#define EXT_CSD_BOOT_MULT 226 /* RO */
Andy Fleming272cc702008-10-30 16:41:01 -0500162
163/*
164 * EXT_CSD field definitions
165 */
166
Thomas Chouabe2c932011-04-19 03:48:31 +0000167#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
168#define EXT_CSD_CMD_SET_SECURE (1 << 1)
169#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Fleming272cc702008-10-30 16:41:01 -0500170
Thomas Chouabe2c932011-04-19 03:48:31 +0000171#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
172#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900173#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
174#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
175#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
176 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Fleming272cc702008-10-30 16:41:01 -0500177
178#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
179#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
180#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900181#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
182#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200183
Amar3690d6d2013-04-27 11:42:58 +0530184#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
185#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
186#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
187#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
188
189#define EXT_CSD_BOOT_ACK(x) (x << 6)
190#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
191#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
192
Tom Rini5a99b9d2014-02-05 10:24:22 -0500193#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
194#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
195#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar3690d6d2013-04-27 11:42:58 +0530196
Andy Fleming1de97f92008-10-30 16:31:39 -0500197#define R1_ILLEGAL_COMMAND (1 << 22)
198#define R1_APP_CMD (1 << 5)
199
Andy Fleming272cc702008-10-30 16:41:01 -0500200#define MMC_RSP_PRESENT (1 << 0)
Thomas Chouabe2c932011-04-19 03:48:31 +0000201#define MMC_RSP_136 (1 << 1) /* 136 bit response */
202#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
203#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
204#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Fleming272cc702008-10-30 16:41:01 -0500205
Thomas Chouabe2c932011-04-19 03:48:31 +0000206#define MMC_RSP_NONE (0)
207#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500208#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
209 MMC_RSP_BUSY)
Thomas Chouabe2c932011-04-19 03:48:31 +0000210#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
211#define MMC_RSP_R3 (MMC_RSP_PRESENT)
212#define MMC_RSP_R4 (MMC_RSP_PRESENT)
213#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
214#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
215#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500216
Lei Wenbc897b12011-05-02 16:26:26 +0000217#define MMCPART_NOAVAILABLE (0xff)
218#define PART_ACCESS_MASK (0x7)
219#define PART_SUPPORT (0x1)
Oliver Metz1937e5a2013-10-01 20:32:07 +0200220#define PART_ENH_ATTRIB (0x1f)
wdenk71f95112003-06-15 22:40:42 +0000221
Simon Glass8bfa1952013-04-03 08:54:30 +0000222/* Maximum block size for MMC */
223#define MMC_MAX_BLOCK_LEN 512
224
Amar3690d6d2013-04-27 11:42:58 +0530225/* The number of MMC physical partitions. These consist of:
226 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
227 */
228#define MMC_NUM_BOOT_PARTITION 2
229
Andy Fleming1de97f92008-10-30 16:31:39 -0500230struct mmc_cid {
231 unsigned long psn;
232 unsigned short oid;
233 unsigned char mid;
234 unsigned char prv;
235 unsigned char mdt;
236 char pnm[7];
237};
238
Andy Fleming272cc702008-10-30 16:41:01 -0500239struct mmc_cmd {
240 ushort cmdidx;
241 uint resp_type;
242 uint cmdarg;
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530243 uint response[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500244};
245
246struct mmc_data {
247 union {
248 char *dest;
249 const char *src; /* src buffers don't get written to */
250 };
251 uint flags;
252 uint blocks;
253 uint blocksize;
254};
255
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200256/* forward decl. */
257struct mmc;
258
259struct mmc_ops {
260 int (*send_cmd)(struct mmc *mmc,
261 struct mmc_cmd *cmd, struct mmc_data *data);
262 void (*set_ios)(struct mmc *mmc);
263 int (*init)(struct mmc *mmc);
264 int (*getcd)(struct mmc *mmc);
265 int (*getwp)(struct mmc *mmc);
266};
267
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200268struct mmc_config {
269 const char *name;
270 const struct mmc_ops *ops;
271 uint host_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500272 uint voltages;
Andy Fleming272cc702008-10-30 16:41:01 -0500273 uint f_min;
274 uint f_max;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200275 uint b_max;
276 unsigned char part_type;
277};
278
279/* TODO struct mmc should be in mmc_private but it's hard to fix right now */
280struct mmc {
281 struct list_head link;
282 const struct mmc_config *cfg; /* provided configuration */
283 uint version;
284 void *priv;
285 uint has_init;
Andy Fleming272cc702008-10-30 16:41:01 -0500286 int high_capacity;
287 uint bus_width;
288 uint clock;
289 uint card_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500290 uint ocr;
Markus Niebelab711882013-12-16 13:40:46 +0100291 uint dsr;
292 uint dsr_imp;
Andy Fleming272cc702008-10-30 16:41:01 -0500293 uint scr[2];
294 uint csd[4];
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530295 uint cid[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500296 ushort rca;
Lei Wenbc897b12011-05-02 16:26:26 +0000297 char part_config;
298 char part_num;
Andy Fleming272cc702008-10-30 16:41:01 -0500299 uint tran_speed;
300 uint read_bl_len;
301 uint write_bl_len;
Lei Wene6f99a52011-06-22 17:03:31 +0000302 uint erase_grp_size;
Andy Fleming272cc702008-10-30 16:41:01 -0500303 u64 capacity;
Stephen Warrenf866a462013-06-11 15:14:01 -0600304 u64 capacity_user;
305 u64 capacity_boot;
306 u64 capacity_rpmb;
307 u64 capacity_gp[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500308 block_dev_desc_t block_dev;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000309 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
310 char init_in_progress; /* 1 if we have done mmc_start_init() */
311 char preinit; /* start init as early as possible */
312 uint op_cond_response; /* the response byte from the last op_cond */
Andy Fleming272cc702008-10-30 16:41:01 -0500313};
314
315int mmc_register(struct mmc *mmc);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200316struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
317void mmc_destroy(struct mmc *mmc);
Andy Fleming272cc702008-10-30 16:41:01 -0500318int mmc_initialize(bd_t *bis);
319int mmc_init(struct mmc *mmc);
320int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang4a6ee172010-11-25 17:06:07 +0000321void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Fleming272cc702008-10-30 16:41:01 -0500322struct mmc *find_mmc_device(int dev_num);
Steve Sakoman89716962010-07-01 12:12:42 -0700323int mmc_set_dev(int dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500324void print_mmc_devices(char separator);
Lei Wenea6ebe22011-05-02 16:26:25 +0000325int get_mmc_num(void);
Thierry Reding314284b2012-01-02 01:15:36 +0000326int board_mmc_getcd(struct mmc *mmc);
Lei Wenbc897b12011-05-02 16:26:26 +0000327int mmc_switch_part(int dev_num, unsigned int part_num);
Thierry Reding48972d92012-01-02 01:15:37 +0000328int mmc_getcd(struct mmc *mmc);
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +0000329int mmc_getwp(struct mmc *mmc);
Markus Niebelab711882013-12-16 13:40:46 +0100330int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar3690d6d2013-04-27 11:42:58 +0530331/* Function to change the size of boot partition and rpmb partitions */
332int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
333 unsigned long rpmbsize);
Tom Rini792970b2014-02-05 10:24:21 -0500334/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
335int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini5a99b9d2014-02-05 10:24:22 -0500336/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
337int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini33ace362014-02-07 14:15:20 -0500338/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
339int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Andy Fleming272cc702008-10-30 16:41:01 -0500340
Che-Liang Chioue9550442012-11-28 15:21:13 +0000341/**
342 * Start device initialization and return immediately; it does not block on
343 * polling OCR (operation condition register) status. Then you should call
344 * mmc_init, which would block on polling OCR status and complete the device
345 * initializatin.
346 *
347 * @param mmc Pointer to a MMC device struct
348 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
349 */
350int mmc_start_init(struct mmc *mmc);
351
352/**
353 * Set preinit flag of mmc device.
354 *
355 * This will cause the device to be pre-inited during mmc_initialize(),
356 * which may save boot time if the device is not accessed until later.
357 * Some eMMC devices take 200-300ms to init, but unfortunately they
358 * must be sent a series of commands to even get them to start preparing
359 * for operation.
360 *
361 * @param mmc Pointer to a MMC device struct
362 * @param preinit preinit flag value
363 */
364void mmc_set_preinit(struct mmc *mmc, int preinit);
365
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200366#ifdef CONFIG_GENERIC_MMC
Paul Burton8687d5c2013-09-04 16:12:26 +0100367#ifdef CONFIG_MMC_SPI
Tom Rini0b2da7e2014-03-28 16:55:29 -0400368#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burton8687d5c2013-09-04 16:12:26 +0100369#else
370#define mmc_host_is_spi(mmc) 0
371#endif
Thomas Choud52ebf12010-12-24 13:12:21 +0000372struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200373#else
Andy Fleming272cc702008-10-30 16:41:01 -0500374int mmc_legacy_init(int verbose);
375#endif
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200376
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200377int board_mmc_init(bd_t *bis);
378
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200379/* Set block count limit because of 16 bit register limit on some hardware*/
380#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
381#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
382#endif
383
wdenk71f95112003-06-15 22:40:42 +0000384#endif /* _MMC_H_ */