blob: 434b96b1d38b52d9ee6b6c43210fe137128c44fc [file] [log] [blame]
wdenkc15f3122004-10-10 22:44:24 +00001/*
2 * (C) Copyright 2002,2003 Motorola,Inc.
3 * Xianghua Xiao <X.Xiao@motorola.com>
4 *
5 * (C) Copyright 2004 Wind River Systems Inc <www.windriver.com>.
6 * Added support for Wind River SBC8540 board
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
Paul Gortmaker928435d2009-09-21 17:19:17 -040027/*
28 * sbc8540 board configuration file.
wdenkc15f3122004-10-10 22:44:24 +000029 */
wdenk8b74bf32004-10-11 23:10:30 +000030
wdenkc15f3122004-10-10 22:44:24 +000031#ifndef __CONFIG_H
32#define __CONFIG_H
33
Paul Gortmaker928435d2009-09-21 17:19:17 -040034/*
35 * Top level Makefile configuration choices
36 */
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020037#ifdef CONFIG_66
Paul Gortmaker928435d2009-09-21 17:19:17 -040038#define CONFIG_PCI_66
wdenkc15f3122004-10-10 22:44:24 +000039#endif
Paul Gortmaker928435d2009-09-21 17:19:17 -040040
wdenkc15f3122004-10-10 22:44:24 +000041#define TSEC_DEBUG
42
Paul Gortmaker928435d2009-09-21 17:19:17 -040043/*
44 * High Level Configuration Options
45 */
wdenkc15f3122004-10-10 22:44:24 +000046#define CONFIG_BOOKE 1 /* BOOKE */
47#define CONFIG_E500 1 /* BOOKE e500 family */
48#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
49#define CONFIG_MPC85xx_REV1 1 /* MPC85xx Rev 1.0 chip */
50
Wolfgang Denk2ae18242010-10-06 09:05:45 +020051#define CONFIG_SYS_TEXT_BASE 0xfffc0000
52
wdenkc15f3122004-10-10 22:44:24 +000053
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050054#define CONFIG_CPM2 1 /* has CPM2 */
wdenkc15f3122004-10-10 22:44:24 +000055
Wolfgang Denk53677ef2008-05-20 16:00:29 +020056#define CONFIG_SBC8540 1 /* configuration for SBC8560 board */
Kumar Galaf0600542008-06-11 00:44:10 -050057#define CONFIG_MPC8540 1
wdenkc15f3122004-10-10 22:44:24 +000058
59#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific (supplement) */
60
61#define CONFIG_TSEC_ENET /* tsec ethernet support */
62#undef CONFIG_PCI /* pci ethernet support */
63#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
64
Kumar Galae2b159d2008-01-16 09:05:27 -060065#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenkc15f3122004-10-10 22:44:24 +000066
67#define CONFIG_ENV_OVERWRITE
68
69/* Using Localbus SDRAM to emulate flash before we can program the flash,
70 * normally you need a flash-boot image(u-boot.bin), if so undef this.
71 */
72#undef CONFIG_RAM_AS_FLASH
73
74#if defined(CONFIG_PCI_66) /* some PCI card is 33Mhz only */
75 #define CONFIG_SYS_CLK_FREQ 66000000 /* sysclk for MPC85xx */
76#else
77 #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
78#endif
79
80/* below can be toggled for performance analysis. otherwise use default */
81#define CONFIG_L2_CACHE /* toggle L2 cache */
82#undef CONFIG_BTB /* toggle branch predition */
wdenkc15f3122004-10-10 22:44:24 +000083
84#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Peter Tyser004eca02009-09-16 22:03:08 -050085#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenkc15f3122004-10-10 22:44:24 +000086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
88#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
89#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenkc15f3122004-10-10 22:44:24 +000090
91#if (defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET) || \
92 defined(CONFIG_PCI) && defined(CONFIG_ETHER_ON_FCC) || \
93 defined(CONFIG_TSEC_ENET) && defined(CONFIG_ETHER_ON_FCC))
94#error "You can only use ONE of PCI Ethernet Card or TSEC Ethernet or CPM FCC."
95#endif
96
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
wdenkc15f3122004-10-10 22:44:24 +000098
Kumar Gala8e553132008-08-26 23:52:58 -050099/* DDR Setup */
100#define CONFIG_FSL_DDR1
101#undef CONFIG_FSL_DDR_INTERACTIVE
wdenkc15f3122004-10-10 22:44:24 +0000102#undef CONFIG_DDR_ECC /* only for ECC DDR module */
103#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
Kumar Gala8e553132008-08-26 23:52:58 -0500104#undef CONFIG_DDR_SPD
wdenkc15f3122004-10-10 22:44:24 +0000105
106#if defined(CONFIG_MPC85xx_REV1)
Becky Bruce810c4422010-12-17 17:17:58 -0600107#define CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN /* possible DLL fix needed */
wdenkc15f3122004-10-10 22:44:24 +0000108#endif
109
Kumar Gala8e553132008-08-26 23:52:58 -0500110#undef CONFIG_DDR_ECC /* only for ECC DDR module */
111#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
112#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
115#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala8e553132008-08-26 23:52:58 -0500116#define CONFIG_VERY_BIG_RAM
117
118#define CONFIG_NUM_DDR_CONTROLLERS 1
119#define CONFIG_DIMM_SLOTS_PER_CTLR 1
120#define CONFIG_CHIP_SELECTS_PER_CTRL 2
121
122/* I2C addresses of SPD EEPROMs */
123#define SPD_EEPROM_ADDRESS 0x55 /* CTLR 0 DIMM 0 */
124
wdenkc15f3122004-10-10 22:44:24 +0000125#undef CONFIG_CLOCKS_IN_MHZ
126
127#if defined(CONFIG_RAM_AS_FLASH)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 #define CONFIG_SYS_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */
129 #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH 8M */
130 #define CONFIG_SYS_BR0_PRELIM 0xf8000801 /* port size 8bit */
131 #define CONFIG_SYS_OR0_PRELIM 0xf8000ff7 /* 8MB Flash */
wdenkc15f3122004-10-10 22:44:24 +0000132#else /* Boot from real Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf8000000 /* Localbus SDRAM */
134 #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
135 #define CONFIG_SYS_BR0_PRELIM 0xff800801 /* port size 8bit */
136 #define CONFIG_SYS_OR0_PRELIM 0xff800ff7 /* 8MB Flash */
wdenkc15f3122004-10-10 22:44:24 +0000137#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenkc15f3122004-10-10 22:44:24 +0000139
140/* local bus definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_BR1_PRELIM 0xe4001801 /* 64M, 32-bit flash */
142#define CONFIG_SYS_OR1_PRELIM 0xfc000ff7
wdenkc15f3122004-10-10 22:44:24 +0000143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_BR2_PRELIM 0x00000000 /* CS2 not used */
145#define CONFIG_SYS_OR2_PRELIM 0x00000000
wdenkc15f3122004-10-10 22:44:24 +0000146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_BR3_PRELIM 0xf0001861 /* 64MB localbus SDRAM */
148#define CONFIG_SYS_OR3_PRELIM 0xfc000cc1
wdenkc15f3122004-10-10 22:44:24 +0000149
150#if defined(CONFIG_RAM_AS_FLASH)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151 #define CONFIG_SYS_BR4_PRELIM 0xf4001861 /* 64M localbus SDRAM */
wdenkc15f3122004-10-10 22:44:24 +0000152#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153 #define CONFIG_SYS_BR4_PRELIM 0xf8001861 /* 64M localbus SDRAM */
wdenkc15f3122004-10-10 22:44:24 +0000154#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_OR4_PRELIM 0xfc000cc1
wdenkc15f3122004-10-10 22:44:24 +0000156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_BR5_PRELIM 0xfc000801 /* 16M CS5 misc devices */
wdenkc15f3122004-10-10 22:44:24 +0000158#if 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159 #define CONFIG_SYS_OR5_PRELIM 0xff000ff7
wdenkc15f3122004-10-10 22:44:24 +0000160#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161 #define CONFIG_SYS_OR5_PRELIM 0xff0000f0
wdenkc15f3122004-10-10 22:44:24 +0000162#endif
163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_BR6_PRELIM 0xe0001801 /* 64M, 32-bit flash */
165#define CONFIG_SYS_OR6_PRELIM 0xfc000ff7
166#define CONFIG_SYS_LBC_LCRR 0x00030002 /* local bus freq */
167#define CONFIG_SYS_LBC_LBCR 0x00000000
168#define CONFIG_SYS_LBC_LSRT 0x20000000
169#define CONFIG_SYS_LBC_MRTPR 0x20000000
170#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
171#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
172#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
173#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
174#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
wdenkc15f3122004-10-10 22:44:24 +0000175
176/* just hijack the MOT BCSR def for SBC8560 misc devices */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BCSR ((CONFIG_SYS_BR5_PRELIM & 0xff000000)|0x00400000)
wdenkc15f3122004-10-10 22:44:24 +0000178/* the size of CS5 needs to be >= 16M for TLB and LAW setups */
179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_INIT_RAM_LOCK 1
181#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200182#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenkc15f3122004-10-10 22:44:24 +0000183
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200184#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc15f3122004-10-10 22:44:24 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
188#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenkc15f3122004-10-10 22:44:24 +0000189
190/* Serial Port */
191#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
192#undef CONFIG_CONS_NONE /* define if console on something else */
193
194#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_NS16550
196#define CONFIG_SYS_NS16550_SERIAL
197#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc15f3122004-10-10 22:44:24 +0000198#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_NS16550_CLK 1843200 /* get_bus_freq(0) */
wdenkc15f3122004-10-10 22:44:24 +0000200#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_NS16550_CLK 264000000 /* get_bus_freq(0) */
wdenkc15f3122004-10-10 22:44:24 +0000202#endif
203
204#define CONFIG_BAUDRATE 9600
205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_BAUDRATE_TABLE \
wdenkc15f3122004-10-10 22:44:24 +0000207 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
208
209#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_NS16550_COM1 ((CONFIG_SYS_BR5_PRELIM & 0xff000000)+0x00700000)
211#define CONFIG_SYS_NS16550_COM2 ((CONFIG_SYS_BR5_PRELIM & 0xff000000)+0x00800000)
wdenkc15f3122004-10-10 22:44:24 +0000212#else
wdenk8b74bf32004-10-11 23:10:30 +0000213/* SBC8540 uses internal COMM controller */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_NS16550_COM1 ((CONFIG_SYS_CCSRBAR & 0xfff00000)+0x00004500)
215#define CONFIG_SYS_NS16550_COM2 ((CONFIG_SYS_CCSRBAR & 0xfff00000)+0x00004600)
wdenkc15f3122004-10-10 22:44:24 +0000216#endif
217
218/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_HUSH_PARSER
220#ifdef CONFIG_SYS_HUSH_PARSER
221#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenkc15f3122004-10-10 22:44:24 +0000222#endif
223
Jon Loeliger20476722006-10-20 15:50:15 -0500224/*
225 * I2C
226 */
227#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
228#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenkc15f3122004-10-10 22:44:24 +0000229#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
231#define CONFIG_SYS_I2C_SLAVE 0x7F
232#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
233#define CONFIG_SYS_I2C_OFFSET 0x3000
wdenkc15f3122004-10-10 22:44:24 +0000234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCI_MEM_BASE 0xC0000000
236#define CONFIG_SYS_PCI_MEM_PHYS 0xC0000000
237#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
wdenkc15f3122004-10-10 22:44:24 +0000238
239#if defined(CONFIG_TSEC_ENET) /* TSEC Ethernet port */
240
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500241# define CONFIG_MPC85xx_TSEC1
242# define CONFIG_MPC85xx_TSEC1_NAME "TSEC0"
243# define CONFIG_MII 1 /* MII PHY management */
244# define TSEC1_PHY_ADDR 25
245# define TSEC1_PHYIDX 0
246/* Options are: TSEC0 */
247# define CONFIG_ETHPRIME "TSEC0"
wdenkc15f3122004-10-10 22:44:24 +0000248
wdenk8b74bf32004-10-11 23:10:30 +0000249
wdenkc15f3122004-10-10 22:44:24 +0000250#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
251
252 #undef CONFIG_ETHER_NONE /* define if ether on something else */
253 #define CONFIG_ETHER_ON_FCC2 /* cpm FCC ethernet support */
254 #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
wdenk8b74bf32004-10-11 23:10:30 +0000255
wdenkc15f3122004-10-10 22:44:24 +0000256 #if (CONFIG_ETHER_INDEX == 2)
257 /*
258 * - Rx-CLK is CLK13
259 * - Tx-CLK is CLK14
260 * - Select bus for bd/buffers
261 * - Full duplex
262 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000263 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
264 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
266 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk8b74bf32004-10-11 23:10:30 +0000267
wdenkc15f3122004-10-10 22:44:24 +0000268 #elif (CONFIG_ETHER_INDEX == 3)
269 /* need more definitions here for FE3 */
270 #endif /* CONFIG_ETHER_INDEX */
wdenk8b74bf32004-10-11 23:10:30 +0000271
wdenkc15f3122004-10-10 22:44:24 +0000272 #define CONFIG_MII /* MII PHY management */
273 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
274 /*
275 * GPIO pins used for bit-banged MII communications
276 */
277 #define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200278 #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
279 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
280 #define MDC_DECLARE MDIO_DECLARE
281
wdenkc15f3122004-10-10 22:44:24 +0000282 #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
283 #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
284 #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
285
286 #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
287 else iop->pdat &= ~0x00400000
288
289 #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
290 else iop->pdat &= ~0x00200000
291
292 #define MIIDELAY udelay(1)
wdenk8b74bf32004-10-11 23:10:30 +0000293
wdenkc15f3122004-10-10 22:44:24 +0000294#endif
295
296/*-----------------------------------------------------------------------
297 * FLASH and environment organization
298 */
299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200301#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
wdenkc15f3122004-10-10 22:44:24 +0000302#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
304#define CONFIG_SYS_FLASH_PROTECTION /* use hardware protection */
wdenkc15f3122004-10-10 22:44:24 +0000305#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
307#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenkc15f3122004-10-10 22:44:24 +0000308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#undef CONFIG_SYS_FLASH_CHECKSUM
310#define CONFIG_SYS_FLASH_ERASE_TOUT 200000 /* Timeout for Flash Erase (in ms) */
311#define CONFIG_SYS_FLASH_WRITE_TOUT 50000 /* Timeout for Flash Write (in ms) */
wdenkc15f3122004-10-10 22:44:24 +0000312
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200313#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenkc15f3122004-10-10 22:44:24 +0000314
315#if 0
316/* XXX This doesn't work and I don't want to fix it */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
318 #define CONFIG_SYS_RAMBOOT
wdenkc15f3122004-10-10 22:44:24 +0000319#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320 #undef CONFIG_SYS_RAMBOOT
wdenkc15f3122004-10-10 22:44:24 +0000321#endif
322#endif
323
324/* Environment */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#if !defined(CONFIG_SYS_RAMBOOT)
wdenkc15f3122004-10-10 22:44:24 +0000326 #if defined(CONFIG_RAM_AS_FLASH)
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200327 #define CONFIG_ENV_IS_NOWHERE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x100000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200329 #define CONFIG_ENV_SIZE 0x2000
wdenkc15f3122004-10-10 22:44:24 +0000330 #else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200331 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200332 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200334 #define CONFIG_ENV_SIZE 0x2000 /* CONFIG_ENV_SECT_SIZE */
wdenkc15f3122004-10-10 22:44:24 +0000335 #endif
336#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200338 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200340 #define CONFIG_ENV_SIZE 0x2000
wdenkc15f3122004-10-10 22:44:24 +0000341#endif
342
343#define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=192.168.0.251:/tftpboot ip=192.168.0.105:192.168.0.251::255.255.255.0:sbc8560:eth0:off console=ttyS0,9600"
344/*#define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"*/
345#define CONFIG_BOOTCOMMAND "bootm 0xff800000 0xffa00000"
346#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
347
348#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc15f3122004-10-10 22:44:24 +0000350
Jon Loeliger2835e512007-06-13 13:22:08 -0500351
352/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500353 * BOOTP options
354 */
355#define CONFIG_BOOTP_BOOTFILESIZE
356#define CONFIG_BOOTP_BOOTPATH
357#define CONFIG_BOOTP_GATEWAY
358#define CONFIG_BOOTP_HOSTNAME
359
360
361/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500362 * Command line configuration.
363 */
364#include <config_cmd_default.h>
365
366#define CONFIG_CMD_PING
367#define CONFIG_CMD_I2C
Becky Bruce199e2622010-06-17 11:37:25 -0500368#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500369
370#if defined(CONFIG_PCI)
371 #define CONFIG_CMD_PCI
wdenkc15f3122004-10-10 22:44:24 +0000372#endif
373
Jon Loeliger2835e512007-06-13 13:22:08 -0500374#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
375 #define CONFIG_CMD_MII
376#endif
377
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500379 #undef CONFIG_CMD_SAVEENV
Jon Loeliger2835e512007-06-13 13:22:08 -0500380 #undef CONFIG_CMD_LOADS
381#endif
382
wdenkc15f3122004-10-10 22:44:24 +0000383
384#undef CONFIG_WATCHDOG /* watchdog disabled */
385
386/*
387 * Miscellaneous configurable options
388 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_LONGHELP /* undef to save memory */
390#define CONFIG_SYS_PROMPT "SBC8540=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500391#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc15f3122004-10-10 22:44:24 +0000393#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc15f3122004-10-10 22:44:24 +0000395#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
397#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
398#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
399#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
400#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc15f3122004-10-10 22:44:24 +0000401
402/*
403 * For booting Linux, the board info and command line data
404 * have to be in the first 8 MB of memory, since this is
405 * the maximum mapped by the Linux kernel during initialization.
406 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc15f3122004-10-10 22:44:24 +0000408
Jon Loeliger2835e512007-06-13 13:22:08 -0500409#if defined(CONFIG_CMD_KGDB)
wdenkc15f3122004-10-10 22:44:24 +0000410 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
411 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
412#endif
413
414/*Note: change below for your network setting!!! */
415#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
wdenke2ffd592004-12-31 09:32:47 +0000416# define CONFIG_ETHADDR 00:vv:ww:xx:yy:8a
417# define CONFIG_HAS_ETH1
418# define CONFIG_ETH1ADDR 00:vv:ww:xx:yy:8b
419# define CONFIG_HAS_ETH2
420# define CONFIG_ETH2ADDR 00:vv:ww:xx:yy:8c
wdenkc15f3122004-10-10 22:44:24 +0000421#endif
422
423#define CONFIG_SERVERIP YourServerIP
424#define CONFIG_IPADDR YourTargetIP
425#define CONFIG_GATEWAYIP YourGatewayIP
426#define CONFIG_NETMASK 255.255.255.0
427#define CONFIG_HOSTNAME SBC8560
428#define CONFIG_ROOTPATH YourRootPath
429#define CONFIG_BOOTFILE YourImageName
430
431#endif /* __CONFIG_H */