blob: 3df6aaabf0f2b506a2c37e50a6b8cc316b3d36ff [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut36c2ee42017-07-21 23:18:03 +02002/*
Marek Vasut7691ff22017-10-09 20:52:33 +02003 * Renesas RCar Gen3 CPG MSSR driver
Marek Vasut36c2ee42017-07-21 23:18:03 +02004 *
5 * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on the following driver from Linux kernel:
8 * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9 *
10 * Copyright (C) 2016 Glider bvba
Marek Vasut36c2ee42017-07-21 23:18:03 +020011 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
Marek Vasut326e05c2023-01-26 21:02:03 +010016#include <dm/device-internal.h>
17#include <dm/lists.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020018#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060019#include <log.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020020#include <wait_bit.h>
Simon Glass401d1c42020-10-30 21:38:53 -060021#include <asm/global_data.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020022#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060023#include <linux/bitops.h>
Marek Vasutd48c38d2023-01-26 21:06:02 +010024#include <linux/clk-provider.h>
Marek Vasut326e05c2023-01-26 21:02:03 +010025#include <reset-uclass.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020026
Marek Vasutf77b5a42018-01-08 14:01:40 +010027#include <dt-bindings/clock/renesas-cpg-mssr.h>
28
29#include "renesas-cpg-mssr.h"
Marek Vasutd2628672018-01-15 16:44:39 +010030#include "rcar-gen3-cpg.h"
Marek Vasut36c2ee42017-07-21 23:18:03 +020031
Marek Vasut36c2ee42017-07-21 23:18:03 +020032#define CPG_PLL0CR 0x00d8
33#define CPG_PLL2CR 0x002c
34#define CPG_PLL4CR 0x01f4
35
Marek Vasut849ab0a2017-09-15 21:10:29 +020036#define CPG_RPC_PREDIV_MASK 0x3
37#define CPG_RPC_PREDIV_OFFSET 3
38#define CPG_RPC_POSTDIV_MASK 0x7
39#define CPG_RPC_POSTDIV_OFFSET 0
40
Marek Vasut36c2ee42017-07-21 23:18:03 +020041/*
Marek Vasut36c2ee42017-07-21 23:18:03 +020042 * SDn Clock
43 */
44#define CPG_SD_STP_HCK BIT(9)
45#define CPG_SD_STP_CK BIT(8)
46
47#define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK)
48#define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0)
49
50#define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
51{ \
52 .val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
53 ((stp_ck) ? CPG_SD_STP_CK : 0) | \
54 ((sd_srcfc) << 2) | \
55 ((sd_fc) << 0), \
56 .div = (sd_div), \
57}
58
Marek Vasut36c2ee42017-07-21 23:18:03 +020059/* SDn divider
60 * sd_srcfc sd_fc div
61 * stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc
62 *-------------------------------------------------------------------
63 * 0 0 0 (1) 1 (4) 4
64 * 0 0 1 (2) 1 (4) 8
65 * 1 0 2 (4) 1 (4) 16
66 * 1 0 3 (8) 1 (4) 32
67 * 1 0 4 (16) 1 (4) 64
68 * 0 0 0 (1) 0 (2) 2
69 * 0 0 1 (2) 0 (2) 4
70 * 1 0 2 (4) 0 (2) 8
71 * 1 0 3 (8) 0 (2) 16
72 * 1 0 4 (16) 0 (2) 32
73 */
Marek Vasutd48c38d2023-01-26 21:06:02 +010074static const struct clk_div_table cpg_sd_div_table[] = {
Marek Vasut36c2ee42017-07-21 23:18:03 +020075/* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */
76 CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4),
77 CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8),
78 CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16),
79 CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32),
80 CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64),
81 CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2),
82 CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4),
83 CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8),
84 CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16),
85 CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32),
86};
87
Marek Vasut716d7752018-05-31 19:47:42 +020088static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk,
89 struct cpg_mssr_info *info, struct clk *parent)
90{
91 const struct cpg_core_clk *core;
92 int ret;
93
94 if (!renesas_clk_is_mod(clk)) {
95 ret = renesas_clk_get_core(clk, info, &core);
96 if (ret)
97 return ret;
98
Marek Vasut72242e52019-03-04 21:38:10 +010099 if (core->type == CLK_TYPE_GEN3_MDSEL) {
Marek Vasut716d7752018-05-31 19:47:42 +0200100 parent->dev = clk->dev;
101 parent->id = core->parent >> (priv->sscg ? 16 : 0);
102 parent->id &= 0xffff;
103 return 0;
104 }
105 }
106
107 return renesas_clk_get_parent(clk, info, parent);
108}
109
Marek Vasutf58d6772018-10-30 17:54:20 +0100110static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate)
Marek Vasut4b20eef2017-09-15 21:10:08 +0200111{
112 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutd2628672018-01-15 16:44:39 +0100113 struct cpg_mssr_info *info = priv->info;
Marek Vasut4b20eef2017-09-15 21:10:08 +0200114 const struct cpg_core_clk *core;
115 struct clk parent;
116 int ret;
117
Marek Vasut716d7752018-05-31 19:47:42 +0200118 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasut4b20eef2017-09-15 21:10:08 +0200119 if (ret) {
120 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
121 return ret;
122 }
123
Marek Vasutd2628672018-01-15 16:44:39 +0100124 if (renesas_clk_is_mod(&parent))
Marek Vasut4b20eef2017-09-15 21:10:08 +0200125 return 0;
126
Marek Vasutd2628672018-01-15 16:44:39 +0100127 ret = renesas_clk_get_core(&parent, info, &core);
Marek Vasut4b20eef2017-09-15 21:10:08 +0200128 if (ret)
129 return ret;
130
131 if (core->type != CLK_TYPE_GEN3_SD)
132 return 0;
133
134 debug("%s[%i] SDIF offset=%x\n", __func__, __LINE__, core->offset);
135
Marek Vasutf58d6772018-10-30 17:54:20 +0100136 writel((rate == 400000000) ? 0x4 : 0x1, priv->base + core->offset);
Marek Vasut4b20eef2017-09-15 21:10:08 +0200137
138 return 0;
139}
140
Marek Vasut36c2ee42017-07-21 23:18:03 +0200141static int gen3_clk_enable(struct clk *clk)
142{
Marek Vasutd2628672018-01-15 16:44:39 +0100143 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutd2628672018-01-15 16:44:39 +0100144
Hai Phamf7f8d472020-05-22 10:39:04 +0700145 return renesas_clk_endisable(clk, priv->base, priv->info, true);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200146}
147
148static int gen3_clk_disable(struct clk *clk)
149{
Marek Vasutd2628672018-01-15 16:44:39 +0100150 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
151
Hai Phamf7f8d472020-05-22 10:39:04 +0700152 return renesas_clk_endisable(clk, priv->base, priv->info, false);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200153}
154
Marek Vasute7690e62021-04-27 19:36:39 +0200155static u64 gen3_clk_get_rate64(struct clk *clk);
156
157static u64 gen3_clk_get_rate64_pll_mul_reg(struct gen3_clk_priv *priv,
158 struct clk *parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200159 u32 mul_reg, u32 mult, u32 div,
160 char *name)
161{
162 u32 value;
163 u64 rate;
164
165 if (mul_reg) {
166 value = readl(priv->base + mul_reg);
167 mult = (((value >> 24) & 0x7f) + 1) * 2;
168 div = 1;
169 }
170
171 rate = (gen3_clk_get_rate64(parent) * mult) / div;
172
Marek Vasuta61a8242023-01-26 21:02:05 +0100173 debug("%s[%i] %s clk: mult=%u div=%u => rate=%llu\n",
174 __func__, __LINE__, name, mult, div, rate);
Marek Vasute7690e62021-04-27 19:36:39 +0200175 return rate;
176}
177
Marek Vasut8376e0e2018-05-31 19:06:02 +0200178static u64 gen3_clk_get_rate64(struct clk *clk)
Marek Vasut36c2ee42017-07-21 23:18:03 +0200179{
180 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutf11c9672018-01-08 16:05:28 +0100181 struct cpg_mssr_info *info = priv->info;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200182 struct clk parent;
183 const struct cpg_core_clk *core;
184 const struct rcar_gen3_cpg_pll_config *pll_config =
185 priv->cpg_pll_config;
Marek Vasute7690e62021-04-27 19:36:39 +0200186 u32 value, div, prediv, postdiv;
Marek Vasut8376e0e2018-05-31 19:06:02 +0200187 u64 rate = 0;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200188 int i, ret;
189
190 debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
191
Marek Vasut716d7752018-05-31 19:47:42 +0200192 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200193 if (ret) {
194 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
195 return ret;
196 }
197
Marek Vasutd2628672018-01-15 16:44:39 +0100198 if (renesas_clk_is_mod(clk)) {
Marek Vasut8376e0e2018-05-31 19:06:02 +0200199 rate = gen3_clk_get_rate64(&parent);
200 debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200201 __func__, __LINE__, parent.id, rate);
202 return rate;
203 }
204
Marek Vasutd2628672018-01-15 16:44:39 +0100205 ret = renesas_clk_get_core(clk, info, &core);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200206 if (ret)
207 return ret;
208
209 switch (core->type) {
210 case CLK_TYPE_IN:
Marek Vasutf11c9672018-01-08 16:05:28 +0100211 if (core->id == info->clk_extal_id) {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200212 rate = clk_get_rate(&priv->clk_extal);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200213 debug("%s[%i] EXTAL clk: rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200214 __func__, __LINE__, rate);
215 return rate;
216 }
217
Marek Vasutf11c9672018-01-08 16:05:28 +0100218 if (core->id == info->clk_extalr_id) {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200219 rate = clk_get_rate(&priv->clk_extalr);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200220 debug("%s[%i] EXTALR clk: rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200221 __func__, __LINE__, rate);
222 return rate;
223 }
224
225 return -EINVAL;
226
227 case CLK_TYPE_GEN3_MAIN:
Marek Vasuta61a8242023-01-26 21:02:05 +0100228 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200229 0, 1, pll_config->extal_div,
230 "MAIN");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200231
232 case CLK_TYPE_GEN3_PLL0:
Marek Vasuta61a8242023-01-26 21:02:05 +0100233 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200234 CPG_PLL0CR, 0, 0, "PLL0");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200235
236 case CLK_TYPE_GEN3_PLL1:
Marek Vasuta61a8242023-01-26 21:02:05 +0100237 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200238 0, pll_config->pll1_mult,
239 pll_config->pll1_div, "PLL1");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200240
241 case CLK_TYPE_GEN3_PLL2:
Marek Vasuta61a8242023-01-26 21:02:05 +0100242 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200243 CPG_PLL2CR, 0, 0, "PLL2");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200244
245 case CLK_TYPE_GEN3_PLL3:
Marek Vasuta61a8242023-01-26 21:02:05 +0100246 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200247 0, pll_config->pll3_mult,
248 pll_config->pll3_div, "PLL3");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200249
250 case CLK_TYPE_GEN3_PLL4:
Marek Vasuta61a8242023-01-26 21:02:05 +0100251 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200252 CPG_PLL4CR, 0, 0, "PLL4");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200253
Marek Vasut733da622023-01-26 21:01:56 +0100254 case CLK_TYPE_GEN4_MAIN:
Marek Vasuta61a8242023-01-26 21:02:05 +0100255 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200256 0, 1, pll_config->extal_div,
257 "V3U_MAIN");
258
Marek Vasut733da622023-01-26 21:01:56 +0100259 case CLK_TYPE_GEN4_PLL1:
Marek Vasuta61a8242023-01-26 21:02:05 +0100260 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200261 0, pll_config->pll1_mult,
262 pll_config->pll1_div,
263 "V3U_PLL1");
264
Marek Vasut733da622023-01-26 21:01:56 +0100265 case CLK_TYPE_GEN4_PLL2X_3X:
Marek Vasuta61a8242023-01-26 21:02:05 +0100266 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200267 core->offset, 0, 0,
268 "V3U_PLL2X_3X");
269
Marek Vasut733da622023-01-26 21:01:56 +0100270 case CLK_TYPE_GEN4_PLL5:
Marek Vasuta61a8242023-01-26 21:02:05 +0100271 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200272 0, pll_config->pll5_mult,
273 pll_config->pll5_div,
274 "V3U_PLL5");
275
Marek Vasut36c2ee42017-07-21 23:18:03 +0200276 case CLK_TYPE_FF:
Marek Vasuta61a8242023-01-26 21:02:05 +0100277 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200278 0, core->mult, core->div,
279 "FIXED");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200280
Marek Vasut72242e52019-03-04 21:38:10 +0100281 case CLK_TYPE_GEN3_MDSEL:
Marek Vasut716d7752018-05-31 19:47:42 +0200282 div = (core->div >> (priv->sscg ? 16 : 0)) & 0xffff;
283 rate = gen3_clk_get_rate64(&parent) / div;
284 debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n",
285 __func__, __LINE__,
286 (core->parent >> (priv->sscg ? 16 : 0)) & 0xffff,
287 div, rate);
288 return rate;
289
Hai Phamc206dfd2023-01-26 21:01:49 +0100290 case CLK_TYPE_GEN3_SDH: /* Fixed factor 1:1 */
Marek Vasut733da622023-01-26 21:01:56 +0100291 fallthrough;
292 case CLK_TYPE_GEN4_SDH: /* Fixed factor 1:1 */
Hai Phamc206dfd2023-01-26 21:01:49 +0100293 return gen3_clk_get_rate64(&parent);
294
Marek Vasut36c2ee42017-07-21 23:18:03 +0200295 case CLK_TYPE_GEN3_SD: /* FIXME */
Marek Vasut44c78aa2021-04-27 19:52:53 +0200296 fallthrough;
Marek Vasut733da622023-01-26 21:01:56 +0100297 case CLK_TYPE_GEN4_SD:
Marek Vasut36c2ee42017-07-21 23:18:03 +0200298 value = readl(priv->base + core->offset);
299 value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK;
300
301 for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) {
302 if (cpg_sd_div_table[i].val != value)
303 continue;
304
Marek Vasut8376e0e2018-05-31 19:06:02 +0200305 rate = gen3_clk_get_rate64(&parent) /
Marek Vasut36c2ee42017-07-21 23:18:03 +0200306 cpg_sd_div_table[i].div;
Marek Vasut8376e0e2018-05-31 19:06:02 +0200307 debug("%s[%i] SD clk: parent=%i div=%i => rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200308 __func__, __LINE__,
309 core->parent, cpg_sd_div_table[i].div, rate);
310
311 return rate;
312 }
313
314 return -EINVAL;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200315
316 case CLK_TYPE_GEN3_RPC:
Hai Pham12dd2382020-08-11 10:25:28 +0700317 case CLK_TYPE_GEN3_RPCD2:
Marek Vasut733da622023-01-26 21:01:56 +0100318 case CLK_TYPE_GEN4_RPC:
319 case CLK_TYPE_GEN4_RPCD2:
Marek Vasut8376e0e2018-05-31 19:06:02 +0200320 rate = gen3_clk_get_rate64(&parent);
Marek Vasut849ab0a2017-09-15 21:10:29 +0200321
Hai Pham21a8dbc2023-01-26 21:02:04 +0100322 value = readl(priv->base + CPG_RPCCKCR);
Marek Vasut849ab0a2017-09-15 21:10:29 +0200323
324 prediv = (value >> CPG_RPC_PREDIV_OFFSET) &
325 CPG_RPC_PREDIV_MASK;
326 if (prediv == 2)
327 rate /= 5;
328 else if (prediv == 3)
329 rate /= 6;
330 else
331 return -EINVAL;
332
333 postdiv = (value >> CPG_RPC_POSTDIV_OFFSET) &
334 CPG_RPC_POSTDIV_MASK;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200335
Hai Pham12dd2382020-08-11 10:25:28 +0700336 if (postdiv % 2 != 0) {
337 rate /= postdiv + 1;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200338
Hai Pham12dd2382020-08-11 10:25:28 +0700339 if (core->type == CLK_TYPE_GEN3_RPCD2)
340 rate /= 2;
341
342 debug("%s[%i] RPC clk: parent=%i prediv=%i postdiv=%i => rate=%llu\n",
343 __func__, __LINE__,
344 core->parent, prediv, postdiv, rate);
345
346 return rate;
347 }
348
349 return -EINVAL;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200350
Marek Vasut36c2ee42017-07-21 23:18:03 +0200351 }
352
353 printf("%s[%i] unknown fail\n", __func__, __LINE__);
354
355 return -ENOENT;
356}
357
Marek Vasut8376e0e2018-05-31 19:06:02 +0200358static ulong gen3_clk_get_rate(struct clk *clk)
359{
360 return gen3_clk_get_rate64(clk);
361}
362
Marek Vasut36c2ee42017-07-21 23:18:03 +0200363static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
364{
Marek Vasutfd5577c2018-01-11 16:28:31 +0100365 /* Force correct SD-IF divider configuration if applicable */
Marek Vasutf58d6772018-10-30 17:54:20 +0100366 gen3_clk_setup_sdif_div(clk, rate);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200367 return gen3_clk_get_rate64(clk);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200368}
369
370static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
371{
372 if (args->args_count != 2) {
Sean Anderson46ad7ce2021-12-01 14:26:53 -0500373 debug("Invalid args_count: %d\n", args->args_count);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200374 return -EINVAL;
375 }
376
377 clk->id = (args->args[0] << 16) | args->args[1];
378
379 return 0;
380}
381
Marek Vasutf77b5a42018-01-08 14:01:40 +0100382const struct clk_ops gen3_clk_ops = {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200383 .enable = gen3_clk_enable,
384 .disable = gen3_clk_disable,
385 .get_rate = gen3_clk_get_rate,
386 .set_rate = gen3_clk_set_rate,
387 .of_xlate = gen3_clk_of_xlate,
388};
389
Marek Vasut326e05c2023-01-26 21:02:03 +0100390static int gen3_clk_probe(struct udevice *dev)
Marek Vasut36c2ee42017-07-21 23:18:03 +0200391{
392 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasutf77b5a42018-01-08 14:01:40 +0100393 struct cpg_mssr_info *info =
394 (struct cpg_mssr_info *)dev_get_driver_data(dev);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200395 fdt_addr_t rst_base;
396 u32 cpg_mode;
397 int ret;
398
Masahiro Yamada8613c8d2020-07-17 14:36:46 +0900399 priv->base = dev_read_addr_ptr(dev);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200400 if (!priv->base)
401 return -EINVAL;
402
Marek Vasutf77b5a42018-01-08 14:01:40 +0100403 priv->info = info;
404 ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
405 if (ret < 0)
406 return ret;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200407
408 rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
409 if (rst_base == FDT_ADDR_T_NONE)
410 return -EINVAL;
411
Marek Vasute9354092021-04-25 21:53:05 +0200412 cpg_mode = readl(rst_base + info->reset_modemr_offset);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200413
Marek Vasut7c885562018-01-16 19:23:17 +0100414 priv->cpg_pll_config =
415 (struct rcar_gen3_cpg_pll_config *)info->get_pll_config(cpg_mode);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200416 if (!priv->cpg_pll_config->extal_div)
417 return -EINVAL;
418
Marek Vasut716d7752018-05-31 19:47:42 +0200419 priv->sscg = !(cpg_mode & BIT(12));
420
Hai Phamd4132142020-11-05 22:30:37 +0700421 if (info->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) {
422 priv->info->status_regs = mstpsr;
423 priv->info->control_regs = smstpcr;
424 priv->info->reset_regs = srcr;
425 priv->info->reset_clear_regs = srstclr;
Hai Phamb092f962020-08-11 10:46:34 +0700426 } else if (info->reg_layout == CLK_REG_LAYOUT_RCAR_V3U) {
427 priv->info->status_regs = mstpsr_for_v3u;
428 priv->info->control_regs = mstpcr_for_v3u;
429 priv->info->reset_regs = srcr_for_v3u;
430 priv->info->reset_clear_regs = srstclr_for_v3u;
Hai Phamd4132142020-11-05 22:30:37 +0700431 } else {
432 return -EINVAL;
433 }
434
Marek Vasut36c2ee42017-07-21 23:18:03 +0200435 ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
436 if (ret < 0)
437 return ret;
438
Marek Vasutf77b5a42018-01-08 14:01:40 +0100439 if (info->extalr_node) {
440 ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr);
Marek Vasut2c150952017-10-08 21:09:15 +0200441 if (ret < 0)
442 return ret;
443 }
Marek Vasut36c2ee42017-07-21 23:18:03 +0200444
445 return 0;
446}
447
Marek Vasut326e05c2023-01-26 21:02:03 +0100448static int gen3_clk_remove(struct udevice *dev)
Marek Vasut18cac5a2017-11-25 22:08:55 +0100449{
450 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasut18cac5a2017-11-25 22:08:55 +0100451
Marek Vasutd2628672018-01-15 16:44:39 +0100452 return renesas_clk_remove(priv->base, priv->info);
Marek Vasut18cac5a2017-11-25 22:08:55 +0100453}
Marek Vasut326e05c2023-01-26 21:02:03 +0100454
455U_BOOT_DRIVER(clk_gen3) = {
456 .name = "clk_gen3",
457 .id = UCLASS_CLK,
458 .priv_auto = sizeof(struct gen3_clk_priv),
459 .ops = &gen3_clk_ops,
460 .probe = gen3_clk_probe,
461 .remove = gen3_clk_remove,
462};
463
464static int gen3_reset_assert(struct reset_ctl *reset_ctl)
465{
466 struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
467 struct gen3_clk_priv *priv = dev_get_priv(cdev);
468 unsigned int reg = reset_ctl->id / 32;
469 unsigned int bit = reset_ctl->id % 32;
470 u32 bitmask = BIT(bit);
471
472 writel(bitmask, priv->base + priv->info->reset_regs[reg]);
473
474 return 0;
475}
476
477static int gen3_reset_deassert(struct reset_ctl *reset_ctl)
478{
479 struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
480 struct gen3_clk_priv *priv = dev_get_priv(cdev);
481 unsigned int reg = reset_ctl->id / 32;
482 unsigned int bit = reset_ctl->id % 32;
483 u32 bitmask = BIT(bit);
484
485 writel(bitmask, priv->base + priv->info->reset_clear_regs[reg]);
486
487 return 0;
488}
489
490static const struct reset_ops rst_gen3_ops = {
491 .rst_assert = gen3_reset_assert,
492 .rst_deassert = gen3_reset_deassert,
493};
494
495U_BOOT_DRIVER(rst_gen3) = {
496 .name = "rst_gen3",
497 .id = UCLASS_RESET,
498 .ops = &rst_gen3_ops,
499};
500
501int gen3_cpg_bind(struct udevice *parent)
502{
503 struct cpg_mssr_info *info =
504 (struct cpg_mssr_info *)dev_get_driver_data(parent);
505 struct udevice *cdev, *rdev;
506 struct driver *drv;
507 int ret;
508
509 drv = lists_driver_lookup_name("clk_gen3");
510 if (!drv)
511 return -ENOENT;
512
513 ret = device_bind_with_driver_data(parent, drv, "clk_gen3", (ulong)info,
514 dev_ofnode(parent), &cdev);
515 if (ret)
516 return ret;
517
518 drv = lists_driver_lookup_name("rst_gen3");
519 if (!drv)
520 return -ENOENT;
521
522 ret = device_bind_with_driver_data(parent, drv, "rst_gen3", (ulong)cdev,
523 dev_ofnode(parent), &rdev);
524 if (ret)
525 device_unbind(cdev);
526
527 return ret;
528}