blob: 02fdd022822e0157e63eab7edb344a5e161a66af [file] [log] [blame]
Jon Loeliger5c9efb32006-04-27 10:15:16 -05001/*
Kumar Gala1b77ca82011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger5c9efb32006-04-27 10:15:16 -05003 *
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Jon Loeligerdebb7352006-04-26 17:58:56 -05007 */
8
9/*
Jon Loeliger5c9efb32006-04-27 10:15:16 -050010 * MPC8641HPCN board configuration file
Jon Loeligerdebb7352006-04-26 17:58:56 -050011 *
12 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050013 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeligerdebb7352006-04-26 17:58:56 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Kumar Gala7649a592009-03-31 23:02:38 -050020#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruced591a802009-02-03 18:10:54 -060022#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeligerdebb7352006-04-26 17:58:56 -050023
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024/*
25 * default CCSRBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020028
Jon Loeligerdebb7352006-04-26 17:58:56 -050029#ifdef RUN_DIAG
Becky Bruce6bf98b12008-11-05 14:55:33 -060030#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeligerdebb7352006-04-26 17:58:56 -050031#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050032
Becky Bruceaf5d1002008-10-31 17:14:14 -050033/*
Becky Bruce1266df82008-11-03 15:44:01 -060034 * virtual address to be used for temporary mappings. There
35 * should be 128k free at this VA.
36 */
37#define CONFIG_SYS_SCRATCH_VA 0xe0000000
38
Kumar Gala1b77ca82011-01-04 17:45:13 -060039#define CONFIG_SYS_SRIO
40#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruceaf5d1002008-10-31 17:14:14 -050041
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040042#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
43#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout63cec582007-08-02 14:09:49 -050044#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ba93f62008-10-21 18:06:15 -050045#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger5c9efb32006-04-27 10:15:16 -050046
Wolfgang Denk53677ef2008-05-20 16:00:29 +020047#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerdebb7352006-04-26 17:58:56 -050048#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c9efb32006-04-27 10:15:16 -050049
Peter Tyser4bbfd3e2010-10-07 22:32:48 -050050#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce31d82672008-05-08 19:02:12 -050051#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruced591a802009-02-03 18:10:54 -060052#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeligerdebb7352006-04-26 17:58:56 -050053
Wolfgang Denk53677ef2008-05-20 16:00:29 +020054#define CONFIG_ALTIVEC 1
Jon Loeligerdebb7352006-04-26 17:58:56 -050055
Jon Loeliger5c9efb32006-04-27 10:15:16 -050056/*
Jon Loeligerdebb7352006-04-26 17:58:56 -050057 * L2CR setup -- make sure this is right for your board!
58 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_L2
Jon Loeligerdebb7352006-04-26 17:58:56 -050060#define L2_INIT 0
61#define L2_ENABLE (L2CR_L2E)
62
63#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout63cec582007-08-02 14:09:49 -050064#ifndef __ASSEMBLY__
65extern unsigned long get_board_sys_clk(unsigned long dummy);
66#endif
Wolfgang Denk53677ef2008-05-20 16:00:29 +020067#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeligerdebb7352006-04-26 17:58:56 -050068#endif
69
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
71#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerdebb7352006-04-26 17:58:56 -050072
Jon Loeligerdebb7352006-04-26 17:58:56 -050073/*
Becky Bruce3111d322008-11-06 17:37:35 -060074 * With the exception of PCI Memory and Rapid IO, most devices will simply
75 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
76 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
77 */
78#ifdef CONFIG_PHYS_64BIT
Becky Bruce1605cc92011-10-03 19:10:51 -050079#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce3111d322008-11-06 17:37:35 -060080#else
Becky Bruce1605cc92011-10-03 19:10:51 -050081#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce3111d322008-11-06 17:37:35 -060082#endif
83
84/*
Jon Loeligerdebb7352006-04-26 17:58:56 -050085 * Base addresses -- Note these are effective addresses where the
86 * actual resources get mapped (not physical addresses)
87 */
Becky Brucec759a012008-11-06 17:36:04 -060088#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeligerdebb7352006-04-26 17:58:56 -050090
Becky Bruce3111d322008-11-06 17:37:35 -060091/* Physical addresses */
92#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Bruce1605cc92011-10-03 19:10:51 -050093#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
94#define CONFIG_SYS_CCSRBAR_PHYS \
95 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
96 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce3111d322008-11-06 17:37:35 -060097
york076bff82010-07-02 22:25:52 +000098#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
99
Jon Loeligerdebb7352006-04-26 17:58:56 -0500100/*
101 * DDR Setup
102 */
York Sune02eae62017-05-25 17:04:42 -0700103#define CONFIG_FSL_DDR_INTERACTIVE
Kumar Gala6a8e5692008-08-26 15:01:35 -0500104#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
105#define CONFIG_DDR_SPD
106
107#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
108#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
111#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruce1266df82008-11-03 15:44:01 -0600112#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiongfcb28e72006-07-13 10:35:10 -0500113#define CONFIG_VERY_BIG_RAM
Jon Loeligerdebb7352006-04-26 17:58:56 -0500114
Kumar Gala6a8e5692008-08-26 15:01:35 -0500115#define CONFIG_DIMM_SLOTS_PER_CTLR 2
116#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500117
Kumar Gala6a8e5692008-08-26 15:01:35 -0500118/*
119 * I2C addresses of SPD EEPROMs
120 */
121#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
122#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
123#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
124#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500125
Kumar Gala6a8e5692008-08-26 15:01:35 -0500126/*
127 * These are used when DDR doesn't use SPD.
128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
130#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
131#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
132#define CONFIG_SYS_DDR_TIMING_3 0x00000000
133#define CONFIG_SYS_DDR_TIMING_0 0x00260802
134#define CONFIG_SYS_DDR_TIMING_1 0x39357322
135#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
136#define CONFIG_SYS_DDR_MODE_1 0x00480432
137#define CONFIG_SYS_DDR_MODE_2 0x00000000
138#define CONFIG_SYS_DDR_INTERVAL 0x06090100
139#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
140#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
141#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
142#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
143#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
144#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500145
Jon Loeligerad8f8682008-01-15 13:42:41 -0600146#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200148#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
150#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500151
Becky Brucec759a012008-11-06 17:36:04 -0600152#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Bruce1605cc92011-10-03 19:10:51 -0500153#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
154#define CONFIG_SYS_FLASH_BASE_PHYS \
155 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
156 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce3111d322008-11-06 17:37:35 -0600157
Becky Bruceb81b7732009-02-02 16:34:52 -0600158#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeligerdebb7352006-04-26 17:58:56 -0500159
Becky Bruce3111d322008-11-06 17:37:35 -0600160#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
161 | 0x00001001) /* port size 16bit */
162#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeligerdebb7352006-04-26 17:58:56 -0500163
Becky Bruce3111d322008-11-06 17:37:35 -0600164#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
165 | 0x00001001) /* port size 16bit */
166#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500167
Becky Bruce3111d322008-11-06 17:37:35 -0600168#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
169 | 0x00000801) /* port size 8bit */
170#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeligerdebb7352006-04-26 17:58:56 -0500171
Becky Brucec759a012008-11-06 17:36:04 -0600172/*
173 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
174 * The PIXIS and CF by themselves aren't large enough to take up the 128k
175 * required for the smallest BAT mapping, so there's a 64k hole.
176 */
177#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Bruce1605cc92011-10-03 19:10:51 -0500178#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500179
Kim Phillips7608d752007-08-21 17:00:17 -0500180#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Brucec759a012008-11-06 17:36:04 -0600181#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Bruce1605cc92011-10-03 19:10:51 -0500182#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
183#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
184 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Brucec759a012008-11-06 17:36:04 -0600185#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500186#define PIXIS_ID 0x0 /* Board ID at offset 0 */
187#define PIXIS_VER 0x1 /* Board version at offset 1 */
188#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
189#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
190#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
191#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
192#define PIXIS_VCTL 0x10 /* VELA Control Register */
193#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
194#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
195#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala9af9c6b2009-07-15 13:45:00 -0500196#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
197#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500198#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
199#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
200#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
201#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeligerdebb7352006-04-26 17:58:56 -0500203
Becky Bruceb5431562008-10-31 17:13:49 -0500204/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Brucec759a012008-11-06 17:36:04 -0600205#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce3111d322008-11-06 17:37:35 -0600206#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruceb5431562008-10-31 17:13:49 -0500207
Becky Bruce170deac2008-11-05 14:55:32 -0600208#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#undef CONFIG_SYS_FLASH_CHECKSUM
212#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200214#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Brucebf9a8c32008-11-05 14:55:35 -0600215#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500216
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200217#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_FLASH_CFI
219#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerdebb7352006-04-26 17:58:56 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
222#define CONFIG_SYS_RAMBOOT
Jon Loeligerdebb7352006-04-26 17:58:56 -0500223#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#undef CONFIG_SYS_RAMBOOT
Jon Loeligerdebb7352006-04-26 17:58:56 -0500225#endif
226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800228#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeligerdebb7352006-04-26 17:58:56 -0500230#endif
231
232#undef CONFIG_CLOCKS_IN_MHZ
233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_INIT_RAM_LOCK 1
235#ifndef CONFIG_SYS_INIT_RAM_LOCK
236#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500237#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500239#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200240#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500241
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200242#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerdebb7352006-04-26 17:58:56 -0500244
Scott Wood221fbd22015-04-15 16:13:48 -0500245#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500247
248/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_NS16550_SERIAL
250#define CONFIG_SYS_NS16550_REG_SIZE 1
251#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerdebb7352006-04-26 17:58:56 -0500254 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
257#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500258
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500259/*
Jon Loeliger586d1d52006-05-19 13:22:44 -0500260 * I2C
261 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200262#define CONFIG_SYS_I2C
263#define CONFIG_SYS_I2C_FSL
264#define CONFIG_SYS_FSL_I2C_SPEED 400000
265#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
266#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
267#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerdebb7352006-04-26 17:58:56 -0500268
Jon Loeliger586d1d52006-05-19 13:22:44 -0500269/*
270 * RapidIO MMU
271 */
Kumar Gala1b77ca82011-01-04 17:45:13 -0600272#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce3111d322008-11-06 17:37:35 -0600273#ifdef CONFIG_PHYS_64BIT
Becky Bruce1605cc92011-10-03 19:10:51 -0500274#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
275#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce3111d322008-11-06 17:37:35 -0600276#else
Becky Bruce1605cc92011-10-03 19:10:51 -0500277#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
278#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce3111d322008-11-06 17:37:35 -0600279#endif
Becky Bruce1605cc92011-10-03 19:10:51 -0500280#define CONFIG_SYS_SRIO1_MEM_PHYS \
281 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
282 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala1b77ca82011-01-04 17:45:13 -0600283#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500284
285/*
286 * General PCI
287 * Addresses are mapped 1-1.
288 */
Becky Bruce49f46f32009-02-03 18:10:53 -0600289
Kumar Gala64e55d52010-12-17 10:47:36 -0600290#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Gala46f3e382010-07-09 00:02:34 -0500291#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce3111d322008-11-06 17:37:35 -0600292#ifdef CONFIG_PHYS_64BIT
Kumar Gala46f3e382010-07-09 00:02:34 -0500293#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Bruce1605cc92011-10-03 19:10:51 -0500294#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
295#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce3111d322008-11-06 17:37:35 -0600296#else
Kumar Gala46f3e382010-07-09 00:02:34 -0500297#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Bruce1605cc92011-10-03 19:10:51 -0500298#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
299#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce3111d322008-11-06 17:37:35 -0600300#endif
Becky Bruce1605cc92011-10-03 19:10:51 -0500301#define CONFIG_SYS_PCIE1_MEM_PHYS \
302 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
303 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Gala46f3e382010-07-09 00:02:34 -0500304#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
305#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
306#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Bruce1605cc92011-10-03 19:10:51 -0500307#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
308#define CONFIG_SYS_PCIE1_IO_PHYS \
309 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
310 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Gala46f3e382010-07-09 00:02:34 -0500311#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500312
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600313#ifdef CONFIG_PHYS_64BIT
314/*
Kumar Gala46f3e382010-07-09 00:02:34 -0500315 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600316 * This will increase the amount of PCI address space available for
317 * for mapping RAM.
318 */
Kumar Gala46f3e382010-07-09 00:02:34 -0500319#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600320#else
Kumar Gala46f3e382010-07-09 00:02:34 -0500321#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
322 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600323#endif
Kumar Gala46f3e382010-07-09 00:02:34 -0500324#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
325 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce1605cc92011-10-03 19:10:51 -0500326#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
327 + CONFIG_SYS_PCIE1_MEM_SIZE)
328#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Gala46f3e382010-07-09 00:02:34 -0500329#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
330 + CONFIG_SYS_PCIE1_MEM_SIZE)
331#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
332#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
333#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
334 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Bruce1605cc92011-10-03 19:10:51 -0500335#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
336 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Gala46f3e382010-07-09 00:02:34 -0500337#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
338 + CONFIG_SYS_PCIE1_IO_SIZE)
339#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500340
Jon Loeligerdebb7352006-04-26 17:58:56 -0500341#if defined(CONFIG_PCI)
342
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200343#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500344
Jon Loeligerdebb7352006-04-26 17:58:56 -0500345#undef CONFIG_EEPRO100
346#undef CONFIG_TULIP
347
Zhang Weia81d1c02007-06-06 10:08:14 +0200348/************************************************************
349 * USB support
350 ************************************************************/
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200351#define CONFIG_PCI_OHCI 1
Zhang Weia81d1c02007-06-06 10:08:14 +0200352#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
354#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
355#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Weia81d1c02007-06-06 10:08:14 +0200356
Jason Jin0f460a12007-07-13 12:14:58 +0800357/*PCIE video card used*/
Kumar Gala46f3e382010-07-09 00:02:34 -0500358#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jin0f460a12007-07-13 12:14:58 +0800359
360/*PCI video card used*/
Kumar Gala46f3e382010-07-09 00:02:34 -0500361/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jin0f460a12007-07-13 12:14:58 +0800362
363/* video */
Jason Jin0f460a12007-07-13 12:14:58 +0800364
365#if defined(CONFIG_VIDEO)
366#define CONFIG_BIOSEMU
Jason Jin0f460a12007-07-13 12:14:58 +0800367#define CONFIG_ATI_RADEON_FB
368#define CONFIG_VIDEO_LOGO
Kumar Gala46f3e382010-07-09 00:02:34 -0500369#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jin0f460a12007-07-13 12:14:58 +0800370#endif
371
Jon Loeligerdebb7352006-04-26 17:58:56 -0500372#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500373
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800374#ifdef CONFIG_SCSI_AHCI
375#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
377#define CONFIG_SYS_SCSI_MAX_LUN 1
378#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
379#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800380#endif
381
Jon Loeligerdebb7352006-04-26 17:58:56 -0500382#endif /* CONFIG_PCI */
383
Jon Loeligerdebb7352006-04-26 17:58:56 -0500384#if defined(CONFIG_TSEC_ENET)
385
Jon Loeligerdebb7352006-04-26 17:58:56 -0500386#define CONFIG_MII 1 /* MII PHY management */
387
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200388#define CONFIG_TSEC1 1
389#define CONFIG_TSEC1_NAME "eTSEC1"
390#define CONFIG_TSEC2 1
391#define CONFIG_TSEC2_NAME "eTSEC2"
392#define CONFIG_TSEC3 1
393#define CONFIG_TSEC3_NAME "eTSEC3"
394#define CONFIG_TSEC4 1
395#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500396
Jon Loeligerdebb7352006-04-26 17:58:56 -0500397#define TSEC1_PHY_ADDR 0
398#define TSEC2_PHY_ADDR 1
399#define TSEC3_PHY_ADDR 2
400#define TSEC4_PHY_ADDR 3
401#define TSEC1_PHYIDX 0
402#define TSEC2_PHYIDX 0
403#define TSEC3_PHYIDX 0
404#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500405#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
406#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
407#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
408#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500409
410#define CONFIG_ETHPRIME "eTSEC1"
411
412#endif /* CONFIG_TSEC_ENET */
413
Becky Bruce3111d322008-11-06 17:37:35 -0600414#ifdef CONFIG_PHYS_64BIT
Becky Bruce3111d322008-11-06 17:37:35 -0600415#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
416#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
417
Becky Bruce1605cc92011-10-03 19:10:51 -0500418/* Put physical address into the BAT format */
419#define BAT_PHYS_ADDR(low, high) \
420 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
421/* Convert high/low pairs to actual 64-bit value */
422#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
423#else
424/* 32-bit systems just ignore the "high" bits */
425#define BAT_PHYS_ADDR(low, high) (low)
426#define PAIRED_PHYS_TO_PHYS(low, high) (low)
427#endif
428
Jon Loeliger586d1d52006-05-19 13:22:44 -0500429/*
Becky Brucec759a012008-11-06 17:36:04 -0600430 * BAT0 DDR
Jon Loeligerdebb7352006-04-26 17:58:56 -0500431 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi9ff32d82010-03-29 12:51:07 -0500433#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500434
Jon Loeliger586d1d52006-05-19 13:22:44 -0500435/*
Becky Brucec759a012008-11-06 17:36:04 -0600436 * BAT1 LBC (PIXIS/CF)
Becky Bruceaf5d1002008-10-31 17:14:14 -0500437 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500438#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
439 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600440 | BATL_PP_RW | BATL_CACHEINHIBIT | \
441 BATL_GUARDEDSTORAGE)
Becky Brucec759a012008-11-06 17:36:04 -0600442#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
443 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500444#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
445 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600446 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Brucec759a012008-11-06 17:36:04 -0600447#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruceaf5d1002008-10-31 17:14:14 -0500448
449/* if CONFIG_PCI:
Kumar Gala46f3e382010-07-09 00:02:34 -0500450 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruceaf5d1002008-10-31 17:14:14 -0500451 * if CONFIG_RIO
Becky Brucec759a012008-11-06 17:36:04 -0600452 * BAT2 Rapidio Memory
Jon Loeligerdebb7352006-04-26 17:58:56 -0500453 */
Becky Bruceaf5d1002008-10-31 17:14:14 -0500454#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000455#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Bruce1605cc92011-10-03 19:10:51 -0500456#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
457 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600458 | BATL_PP_RW | BATL_CACHEINHIBIT \
459 | BATL_GUARDEDSTORAGE)
Kumar Gala46f3e382010-07-09 00:02:34 -0500460#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruceaf5d1002008-10-31 17:14:14 -0500461 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500462#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
463 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600464 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruceaf5d1002008-10-31 17:14:14 -0500465#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
466#else /* CONFIG_RIO */
Becky Bruce1605cc92011-10-03 19:10:51 -0500467#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
468 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600469 | BATL_PP_RW | BATL_CACHEINHIBIT | \
470 BATL_GUARDEDSTORAGE)
Kumar Gala1b77ca82011-01-04 17:45:13 -0600471#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce3111d322008-11-06 17:37:35 -0600472 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500473#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
474 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600475 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200476#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruceaf5d1002008-10-31 17:14:14 -0500477#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -0500478
Jon Loeliger586d1d52006-05-19 13:22:44 -0500479/*
Becky Brucec759a012008-11-06 17:36:04 -0600480 * BAT3 CCSR Space
Jon Loeligerdebb7352006-04-26 17:58:56 -0500481 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500482#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
483 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600484 | BATL_PP_RW | BATL_CACHEINHIBIT \
485 | BATL_GUARDEDSTORAGE)
Becky Brucec759a012008-11-06 17:36:04 -0600486#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
487 | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500488#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
489 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600490 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500492
Becky Bruce3111d322008-11-06 17:37:35 -0600493#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
494#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
495 | BATL_PP_RW | BATL_CACHEINHIBIT \
496 | BATL_GUARDEDSTORAGE)
497#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
498 | BATU_BL_1M | BATU_VS | BATU_VP)
499#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
500 | BATL_PP_RW | BATL_CACHEINHIBIT)
501#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
502#endif
503
Jon Loeliger586d1d52006-05-19 13:22:44 -0500504/*
Kumar Gala46f3e382010-07-09 00:02:34 -0500505 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeligerdebb7352006-04-26 17:58:56 -0500506 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500507#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
508 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600509 | BATL_PP_RW | BATL_CACHEINHIBIT \
510 | BATL_GUARDEDSTORAGE)
Kumar Gala46f3e382010-07-09 00:02:34 -0500511#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Brucec759a012008-11-06 17:36:04 -0600512 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500513#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
514 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600515 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500517
Jon Loeliger586d1d52006-05-19 13:22:44 -0500518/*
Becky Brucec759a012008-11-06 17:36:04 -0600519 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500520 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200521#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
522#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
523#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
524#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500525
Jon Loeliger586d1d52006-05-19 13:22:44 -0500526/*
Becky Brucec759a012008-11-06 17:36:04 -0600527 * BAT6 FLASH
Jon Loeligerdebb7352006-04-26 17:58:56 -0500528 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500529#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
530 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600531 | BATL_PP_RW | BATL_CACHEINHIBIT \
532 | BATL_GUARDEDSTORAGE)
Becky Bruce170deac2008-11-05 14:55:32 -0600533#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
534 | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500535#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
536 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600537 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200538#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500539
Becky Brucebf9a8c32008-11-05 14:55:35 -0600540/* Map the last 1M of flash where we're running from reset */
541#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
542 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200543#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Brucebf9a8c32008-11-05 14:55:35 -0600544#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
545 | BATL_MEMCOHERENCE)
546#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
547
Becky Brucec759a012008-11-06 17:36:04 -0600548/*
549 * BAT7 FREE - used later for tmp mappings
550 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200551#define CONFIG_SYS_DBAT7L 0x00000000
552#define CONFIG_SYS_DBAT7U 0x00000000
553#define CONFIG_SYS_IBAT7L 0x00000000
554#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500555
Jon Loeligerdebb7352006-04-26 17:58:56 -0500556/*
557 * Environment
558 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200559#ifndef CONFIG_SYS_RAMBOOT
Scott Wood221fbd22015-04-15 16:13:48 -0500560 #define CONFIG_ENV_ADDR \
561 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200562 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500563#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200564 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500565#endif
Becky Bruce0f2d6602008-11-05 14:55:31 -0600566#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500567
568#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200569#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500570
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500571/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500572 * BOOTP options
573 */
574#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500575
Jon Loeligerdebb7352006-04-26 17:58:56 -0500576#undef CONFIG_WATCHDOG /* watchdog disabled */
577
578/*
579 * Miscellaneous configurable options
580 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200581#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500582
Jon Loeligerdebb7352006-04-26 17:58:56 -0500583/*
584 * For booting Linux, the board info and command line data
585 * have to be in the first 8 MB of memory, since this is
586 * the maximum mapped by the Linux kernel during initialization.
587 */
Scott Woode1efe432016-07-19 17:51:55 -0500588#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
589#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500590
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500591#if defined(CONFIG_CMD_KGDB)
592 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500593#endif
594
Jon Loeligerdebb7352006-04-26 17:58:56 -0500595/*
596 * Environment Configuration
597 */
598
Andy Fleming10327dc2007-08-16 16:35:02 -0500599#define CONFIG_HAS_ETH0 1
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500600#define CONFIG_HAS_ETH1 1
601#define CONFIG_HAS_ETH2 1
602#define CONFIG_HAS_ETH3 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500603
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500604#define CONFIG_IPADDR 192.168.1.100
Jon Loeligerdebb7352006-04-26 17:58:56 -0500605
606#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000607#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000608#define CONFIG_BOOTFILE "uImage"
Ed Swarthout32922cd2007-06-05 12:30:52 -0500609#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500610
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500611#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500612#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500613#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerdebb7352006-04-26 17:58:56 -0500614
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500615/* default location for tftp and bootm */
Scott Woode1efe432016-07-19 17:51:55 -0500616#define CONFIG_LOADADDR 0x10000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500617
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200618#define CONFIG_EXTRA_ENV_SETTINGS \
619 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200620 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200621 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200622 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
623 " +$filesize; " \
624 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
625 " +$filesize; " \
626 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
627 " $filesize; " \
628 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
629 " +$filesize; " \
630 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
631 " $filesize\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200632 "consoledev=ttyS0\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500633 "ramdiskaddr=0x18000000\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200634 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500635 "fdtaddr=0x17c00000\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200636 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce3111d322008-11-06 17:37:35 -0600637 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
638 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200639 "maxcpus=2"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500640
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200641#define CONFIG_NFSBOOTCOMMAND \
642 "setenv bootargs root=/dev/nfs rw " \
643 "nfsroot=$serverip:$rootpath " \
644 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
645 "console=$consoledev,$baudrate $othbootargs;" \
646 "tftp $loadaddr $bootfile;" \
647 "tftp $fdtaddr $fdtfile;" \
648 "bootm $loadaddr - $fdtaddr"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500649
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200650#define CONFIG_RAMBOOTCOMMAND \
651 "setenv bootargs root=/dev/ram rw " \
652 "console=$consoledev,$baudrate $othbootargs;" \
653 "tftp $ramdiskaddr $ramdiskfile;" \
654 "tftp $loadaddr $bootfile;" \
655 "tftp $fdtaddr $fdtfile;" \
656 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500657
658#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
659
660#endif /* __CONFIG_H */