blob: d4ba043b28372ae2d4e8a16f6a3f2dc16c2dcf24 [file] [log] [blame]
Dave Liu5f820432006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
Dave Liu5f820432006-11-03 19:33:44 -06003 * Dave Liu <daveliu@freescale.com>
Dave Liu5f820432006-11-03 19:33:44 -06004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 */
13
14#include <common.h>
15#include <ioports.h>
16#include <mpc83xx.h>
17#include <i2c.h>
Dave Liu5f820432006-11-03 19:33:44 -060018#include <miiphy.h>
Dave Liu5f820432006-11-03 19:33:44 -060019#if defined(CONFIG_PCI)
20#include <pci.h>
21#endif
Dave Liu5f820432006-11-03 19:33:44 -060022#include <spd_sdram.h>
Dave Liu5f820432006-11-03 19:33:44 -060023#include <asm/mmu.h>
Anton Vorontsov89da44c2009-09-16 23:21:59 +040024#include <asm/io.h>
Kim Phillipsb3458d22007-12-20 15:57:28 -060025#if defined(CONFIG_OF_LIBFDT)
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040026#include <libfdt.h>
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040027#endif
Anton Vorontsovda6eea02009-09-16 23:22:08 +040028#include <hwconfig.h>
29#include <fdt_support.h>
Tony Li14778582007-08-17 10:35:59 +080030#if defined(CONFIG_PQ_MDS_PIB)
Kim Phillipse58fe952007-08-16 22:53:09 -050031#include "../common/pq-mds-pib.h"
Tony Li14778582007-08-17 10:35:59 +080032#endif
Anton Vorontsov89da44c2009-09-16 23:21:59 +040033#include "../../../drivers/qe/uec.h"
Dave Liu5f820432006-11-03 19:33:44 -060034
Dave Liu7737d5c2006-11-03 12:11:15 -060035const qe_iop_conf_t qe_iop_conf_tab[] = {
36 /* GETH1 */
37 {0, 3, 1, 0, 1}, /* TxD0 */
38 {0, 4, 1, 0, 1}, /* TxD1 */
39 {0, 5, 1, 0, 1}, /* TxD2 */
40 {0, 6, 1, 0, 1}, /* TxD3 */
41 {1, 6, 1, 0, 3}, /* TxD4 */
42 {1, 7, 1, 0, 1}, /* TxD5 */
43 {1, 9, 1, 0, 2}, /* TxD6 */
44 {1, 10, 1, 0, 2}, /* TxD7 */
45 {0, 9, 2, 0, 1}, /* RxD0 */
46 {0, 10, 2, 0, 1}, /* RxD1 */
47 {0, 11, 2, 0, 1}, /* RxD2 */
48 {0, 12, 2, 0, 1}, /* RxD3 */
49 {0, 13, 2, 0, 1}, /* RxD4 */
50 {1, 1, 2, 0, 2}, /* RxD5 */
51 {1, 0, 2, 0, 2}, /* RxD6 */
52 {1, 4, 2, 0, 2}, /* RxD7 */
53 {0, 7, 1, 0, 1}, /* TX_EN */
54 {0, 8, 1, 0, 1}, /* TX_ER */
55 {0, 15, 2, 0, 1}, /* RX_DV */
56 {0, 16, 2, 0, 1}, /* RX_ER */
57 {0, 0, 2, 0, 1}, /* RX_CLK */
58 {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
59 {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
60 /* GETH2 */
61 {0, 17, 1, 0, 1}, /* TxD0 */
62 {0, 18, 1, 0, 1}, /* TxD1 */
63 {0, 19, 1, 0, 1}, /* TxD2 */
64 {0, 20, 1, 0, 1}, /* TxD3 */
65 {1, 2, 1, 0, 1}, /* TxD4 */
66 {1, 3, 1, 0, 2}, /* TxD5 */
67 {1, 5, 1, 0, 3}, /* TxD6 */
68 {1, 8, 1, 0, 3}, /* TxD7 */
69 {0, 23, 2, 0, 1}, /* RxD0 */
70 {0, 24, 2, 0, 1}, /* RxD1 */
71 {0, 25, 2, 0, 1}, /* RxD2 */
72 {0, 26, 2, 0, 1}, /* RxD3 */
73 {0, 27, 2, 0, 1}, /* RxD4 */
74 {1, 12, 2, 0, 2}, /* RxD5 */
75 {1, 13, 2, 0, 3}, /* RxD6 */
76 {1, 11, 2, 0, 2}, /* RxD7 */
77 {0, 21, 1, 0, 1}, /* TX_EN */
78 {0, 22, 1, 0, 1}, /* TX_ER */
79 {0, 29, 2, 0, 1}, /* RX_DV */
80 {0, 30, 2, 0, 1}, /* RX_ER */
81 {0, 31, 2, 0, 1}, /* RX_CLK */
82 {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
83 {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
84
85 {0, 1, 3, 0, 2}, /* MDIO */
86 {0, 2, 1, 0, 1}, /* MDC */
87
Anton Vorontsov651d96f2007-11-14 18:54:53 +030088 {5, 0, 1, 0, 2}, /* UART2_SOUT */
89 {5, 1, 2, 0, 3}, /* UART2_CTS */
90 {5, 2, 1, 0, 1}, /* UART2_RTS */
91 {5, 3, 2, 0, 2}, /* UART2_SIN */
92
Dave Liu7737d5c2006-11-03 12:11:15 -060093 {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
94};
95
Anton Vorontsov89da44c2009-09-16 23:21:59 +040096/* Handle "mpc8360ea rev.2.1 erratum 2: RGMII Timing"? */
97static int board_handle_erratum2(void)
98{
99 const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
100
101 return REVID_MAJOR(immr->sysconf.spridr) == 2 &&
102 REVID_MINOR(immr->sysconf.spridr) == 1;
103}
104
Dave Liu5f820432006-11-03 19:33:44 -0600105int board_early_init_f(void)
106{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107 const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400108 u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
Dave Liu5f820432006-11-03 19:33:44 -0600109
110 /* Enable flash write */
111 bcsr[0xa] &= ~0x04;
112
Kim Phillipse5c4ade2008-03-28 10:19:07 -0500113 /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2.x h/w bug workaround) */
114 if (REVID_MAJOR(immr->sysconf.spridr) == 2)
Kim Phillips3fc0bd12007-02-14 19:50:53 -0600115 bcsr[0xe] = 0x30;
116
Anton Vorontsov651d96f2007-11-14 18:54:53 +0300117 /* Enable second UART */
118 bcsr[0x9] &= ~0x01;
119
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400120 if (board_handle_erratum2()) {
121 void *immap = (immap_t *)(CONFIG_SYS_IMMR + 0x14a8);
122
123 /*
124 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
125 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
126 */
127 setbits_be32(immap, 0x0c003000);
128
129 /*
130 * IMMR + 0x14AC[20:27] = 10101010
131 * (data delay for both UCC's)
132 */
133 clrsetbits_be32(immap + 4, 0xff0, 0xaa0);
134 }
Dave Liu5f820432006-11-03 19:33:44 -0600135 return 0;
136}
137
Tony Li14778582007-08-17 10:35:59 +0800138int board_early_init_r(void)
139{
140#ifdef CONFIG_PQ_MDS_PIB
141 pib_init();
142#endif
143 return 0;
144}
145
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400146#ifdef CONFIG_UEC_ETH
147static uec_info_t uec_info[] = {
148#ifdef CONFIG_UEC_ETH1
149 STD_UEC_INFO(1),
150#endif
151#ifdef CONFIG_UEC_ETH2
152 STD_UEC_INFO(2),
153#endif
154};
155
156int board_eth_init(bd_t *bd)
157{
158 if (board_handle_erratum2()) {
159 int i;
160
161 for (i = 0; i < ARRAY_SIZE(uec_info); i++)
162 uec_info[i].enet_interface = ENET_1000_RGMII_RXID;
163 }
164 return uec_eth_init(bd, uec_info, ARRAY_SIZE(uec_info));
165}
166#endif /* CONFIG_UEC_ETH */
167
Peter Tyser9adda542009-06-30 17:15:50 -0500168#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu5f820432006-11-03 19:33:44 -0600169extern void ddr_enable_ecc(unsigned int dram_size);
170#endif
171int fixed_sdram(void);
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400172static int sdram_init(unsigned int base);
Dave Liu5f820432006-11-03 19:33:44 -0600173
Becky Bruce9973e3c2008-06-09 16:03:40 -0500174phys_size_t initdram(int board_type)
Dave Liu5f820432006-11-03 19:33:44 -0600175{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -0600177 u32 msize = 0;
Anton Vorontsov034477b2009-09-16 23:21:57 +0400178 u32 lbc_sdram_size;
Dave Liu5f820432006-11-03 19:33:44 -0600179
180 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
181 return -1;
182
183 /* DDR SDRAM - Main SODIMM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
Dave Liu5f820432006-11-03 19:33:44 -0600185#if defined(CONFIG_SPD_EEPROM)
186 msize = spd_sdram();
187#else
188 msize = fixed_sdram();
189#endif
190
Peter Tyser9adda542009-06-30 17:15:50 -0500191#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu5f820432006-11-03 19:33:44 -0600192 /*
193 * Initialize DDR ECC byte
194 */
195 ddr_enable_ecc(msize * 1024 * 1024);
196#endif
197 /*
198 * Initialize SDRAM if it is on local bus.
199 */
Anton Vorontsov034477b2009-09-16 23:21:57 +0400200 lbc_sdram_size = sdram_init(msize * 1024 * 1024);
201 if (!msize)
202 msize = lbc_sdram_size;
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500203
Dave Liu5f820432006-11-03 19:33:44 -0600204 /* return total bus SDRAM size(bytes) -- DDR */
205 return (msize * 1024 * 1024);
206}
207
208#if !defined(CONFIG_SPD_EEPROM)
209/*************************************************************************
210 * fixed sdram init -- doesn't use serial presence detect.
211 ************************************************************************/
212int fixed_sdram(void)
213{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -0600215 u32 msize = 0;
216 u32 ddr_size;
217 u32 ddr_size_log2;
218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219 msize = CONFIG_SYS_DDR_SIZE;
Dave Liu5f820432006-11-03 19:33:44 -0600220 for (ddr_size = msize << 20, ddr_size_log2 = 0;
221 (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
222 if (ddr_size & 1) {
223 return -1;
224 }
225 }
226 im->sysconf.ddrlaw[0].ar =
227 LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#if (CONFIG_SYS_DDR_SIZE != 256)
Dave Liu5f820432006-11-03 19:33:44 -0600229#warning Currenly any ddr size other than 256 is not supported
230#endif
Xie Xiaobod61853c2007-02-14 18:27:17 +0800231#ifdef CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232 im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
233 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
234 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
235 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
236 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
237 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
238 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
239 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
240 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
241 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
242 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
243 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
Xie Xiaobod61853c2007-02-14 18:27:17 +0800244#else
Dave Liu5f820432006-11-03 19:33:44 -0600245 im->ddr.csbnds[0].csbnds = 0x00000007;
246 im->ddr.csbnds[1].csbnds = 0x0008000f;
247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CONFIG;
249 im->ddr.cs_config[1] = CONFIG_SYS_DDR_CONFIG;
Dave Liu5f820432006-11-03 19:33:44 -0600250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
252 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
253 im->ddr.sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Dave Liu5f820432006-11-03 19:33:44 -0600254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
256 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Xie Xiaobod61853c2007-02-14 18:27:17 +0800257#endif
Dave Liu5f820432006-11-03 19:33:44 -0600258 udelay(200);
259 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
260
261 return msize;
262}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#endif /*!CONFIG_SYS_SPD_EEPROM */
Dave Liu5f820432006-11-03 19:33:44 -0600264
265int checkboard(void)
266{
267 puts("Board: Freescale MPC8360EMDS\n");
268 return 0;
269}
270
271/*
272 * if MPC8360EMDS is soldered with SDRAM
273 */
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400274#ifdef CONFIG_SYS_LB_SDRAM
Dave Liu5f820432006-11-03 19:33:44 -0600275/*
276 * Initialize SDRAM memory on the Local Bus.
277 */
278
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400279static int sdram_init(unsigned int base)
Dave Liu5f820432006-11-03 19:33:44 -0600280{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Haiying Wang4e190b02008-10-29 11:05:55 -0400282 volatile fsl_lbus_t *lbc = &immap->lbus;
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400283 const int sdram_size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
284 int rem = base % sdram_size;
285 uint *sdram_addr;
Dave Liu5f820432006-11-03 19:33:44 -0600286
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400287 /* window base address should be aligned to the window size */
288 if (rem)
289 base = base - rem + sdram_size;
290
291 sdram_addr = (uint *)base;
Dave Liu5f820432006-11-03 19:33:44 -0600292 /*
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400293 * Setup SDRAM Base and Option Registers
Dave Liu5f820432006-11-03 19:33:44 -0600294 */
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400295 immap->lbus.bank[2].br = base | CONFIG_SYS_BR2;
296 immap->lbus.bank[2].or = CONFIG_SYS_OR2;
297 immap->sysconf.lblaw[2].bar = base;
298 immap->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2;
299
Dave Liu5f820432006-11-03 19:33:44 -0600300 /*setup mtrpt, lsrt and lbcr for LB bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
302 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
303 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
Dave Liu5f820432006-11-03 19:33:44 -0600304 asm("sync");
305
306 /*
307 * Configure the SDRAM controller Machine Mode Register.
308 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* Normal Operation */
310 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* Precharge All Banks */
Dave Liu5f820432006-11-03 19:33:44 -0600311 asm("sync");
312 *sdram_addr = 0xff;
313 udelay(100);
314
315 /*
316 * We need do 8 times auto refresh operation.
317 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
Dave Liu5f820432006-11-03 19:33:44 -0600319 asm("sync");
320 *sdram_addr = 0xff; /* 1 times */
321 udelay(100);
322 *sdram_addr = 0xff; /* 2 times */
323 udelay(100);
324 *sdram_addr = 0xff; /* 3 times */
325 udelay(100);
326 *sdram_addr = 0xff; /* 4 times */
327 udelay(100);
328 *sdram_addr = 0xff; /* 5 times */
329 udelay(100);
330 *sdram_addr = 0xff; /* 6 times */
331 udelay(100);
332 *sdram_addr = 0xff; /* 7 times */
333 udelay(100);
334 *sdram_addr = 0xff; /* 8 times */
335 udelay(100);
336
337 /* Mode register write operation */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
Dave Liu5f820432006-11-03 19:33:44 -0600339 asm("sync");
340 *(sdram_addr + 0xcc) = 0xff;
341 udelay(100);
342
343 /* Normal operation */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5 | 0x40000000;
Dave Liu5f820432006-11-03 19:33:44 -0600345 asm("sync");
346 *sdram_addr = 0xff;
347 udelay(100);
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400348
349 /*
350 * In non-aligned case we don't [normally] use that memory because
351 * there is a hole.
352 */
353 if (rem)
354 return 0;
355 return CONFIG_SYS_LBC_SDRAM_SIZE;
Dave Liu5f820432006-11-03 19:33:44 -0600356}
357#else
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400358static int sdram_init(unsigned int base) { return 0; }
Dave Liu5f820432006-11-03 19:33:44 -0600359#endif
360
Kim Phillips3fde9e82007-08-15 22:30:33 -0500361#if defined(CONFIG_OF_BOARD_SETUP)
Anton Vorontsovda6eea02009-09-16 23:22:08 +0400362static void ft_board_fixup_qe_usb(void *blob, bd_t *bd)
363{
364 if (!hwconfig_subarg_cmp("qe_usb", "mode", "peripheral"))
365 return;
366
367 do_fixup_by_compat(blob, "fsl,mpc8323-qe-usb", "mode",
368 "peripheral", sizeof("peripheral"), 1);
369}
370
Kim Phillips3fde9e82007-08-15 22:30:33 -0500371void ft_board_setup(void *blob, bd_t *bd)
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600372{
Kim Phillips3fde9e82007-08-15 22:30:33 -0500373 ft_cpu_setup(blob, bd);
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400374#ifdef CONFIG_PCI
375 ft_pci_setup(blob, bd);
376#endif
Anton Vorontsovda6eea02009-09-16 23:22:08 +0400377 ft_board_fixup_qe_usb(blob, bd);
Kim Phillips24f86842007-11-09 14:28:08 -0600378 /*
379 * mpc8360ea pb mds errata 2: RGMII timing
380 * if on mpc8360ea rev. 2.1,
381 * change both ucc phy-connection-types from rgmii-id to rgmii-rxid
382 */
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400383 if (board_handle_erratum2()) {
Kim Phillips24f86842007-11-09 14:28:08 -0600384 int nodeoffset;
Kim Phillipsf6020822007-12-10 14:16:22 -0600385 const char *prop;
Kim Phillips363eea92008-01-15 09:51:12 -0600386 int path;
Kim Phillips24f86842007-11-09 14:28:08 -0600387
Kim Phillipsf09880e2008-01-14 16:14:46 -0600388 nodeoffset = fdt_path_offset(blob, "/aliases");
Kim Phillips24f86842007-11-09 14:28:08 -0600389 if (nodeoffset >= 0) {
Kim Phillips5b8bc602007-12-20 14:09:22 -0600390#if defined(CONFIG_HAS_ETH0)
391 /* fixup UCC 1 if using rgmii-id mode */
Kim Phillips363eea92008-01-15 09:51:12 -0600392 prop = fdt_getprop(blob, nodeoffset, "ethernet0", NULL);
393 if (prop) {
394 path = fdt_path_offset(blob, prop);
Kim Phillipsf09880e2008-01-14 16:14:46 -0600395 prop = fdt_getprop(blob, path,
396 "phy-connection-type", 0);
Kim Phillips5b8bc602007-12-20 14:09:22 -0600397 if (prop && (strcmp(prop, "rgmii-id") == 0))
Kim Phillipsf09880e2008-01-14 16:14:46 -0600398 fdt_setprop(blob, path,
399 "phy-connection-type",
400 "rgmii-rxid",
401 sizeof("rgmii-rxid"));
Kim Phillips5b8bc602007-12-20 14:09:22 -0600402 }
403#endif
404#if defined(CONFIG_HAS_ETH1)
405 /* fixup UCC 2 if using rgmii-id mode */
Kim Phillips363eea92008-01-15 09:51:12 -0600406 prop = fdt_getprop(blob, nodeoffset, "ethernet1", NULL);
407 if (prop) {
408 path = fdt_path_offset(blob, prop);
Kim Phillipsf09880e2008-01-14 16:14:46 -0600409 prop = fdt_getprop(blob, path,
410 "phy-connection-type", 0);
Kim Phillips5b8bc602007-12-20 14:09:22 -0600411 if (prop && (strcmp(prop, "rgmii-id") == 0))
Kim Phillipsf09880e2008-01-14 16:14:46 -0600412 fdt_setprop(blob, path,
413 "phy-connection-type",
414 "rgmii-rxid",
415 sizeof("rgmii-rxid"));
Kim Phillips5b8bc602007-12-20 14:09:22 -0600416 }
417#endif
Kim Phillips24f86842007-11-09 14:28:08 -0600418 }
419 }
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600420}
Kim Phillips3fde9e82007-08-15 22:30:33 -0500421#endif