blob: dc021e35f55c4ba055045a45d210757ea512a885 [file] [log] [blame]
wdenk945af8d2003-07-16 21:53:01 +00001/*
Detlev Zundela21fb982010-01-20 14:28:48 +01002 * (C) Copyright 2000-2010
wdenk945af8d2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * CPU specific code for the MPC5xxx CPUs
26 */
27
28#include <common.h>
29#include <watchdog.h>
30#include <command.h>
Grzegorz Bernacki5c4fa9b2009-03-17 10:06:40 +010031#include <net.h>
wdenk945af8d2003-07-16 21:53:01 +000032#include <mpc5xxx.h>
Ben Warrene1d74802008-08-31 10:39:12 -070033#include <netdev.h>
Grant Likelycf2817a2007-09-06 09:46:23 -060034#include <asm/io.h>
wdenk945af8d2003-07-16 21:53:01 +000035#include <asm/processor.h>
36
Grant Likelycf2817a2007-09-06 09:46:23 -060037#if defined(CONFIG_OF_LIBFDT)
38#include <libfdt.h>
Kumar Galae93becf2007-11-03 19:46:28 -050039#include <fdt_support.h>
Stefan Roesee59581c2006-11-28 17:55:49 +010040#endif
41
Heiko Schocher3887c3f2009-09-23 07:56:08 +020042#if defined(CONFIG_OF_IDE_FIXUP)
43#include <ide.h>
44#endif
45
Wolfgang Denkd87080b2006-03-31 18:32:53 +020046DECLARE_GLOBAL_DATA_PTR;
47
wdenk945af8d2003-07-16 21:53:01 +000048int checkcpu (void)
49{
wdenk945af8d2003-07-16 21:53:01 +000050 ulong clock = gd->cpu_clk;
51 char buf[32];
Rafal Jaworowskib66a9382006-03-29 13:17:09 +020052 uint svr, pvr;
wdenk945af8d2003-07-16 21:53:01 +000053
54 puts ("CPU: ");
55
Rafal Jaworowskib66a9382006-03-29 13:17:09 +020056 svr = get_svr();
57 pvr = get_pvr();
Grzegorz Wianeckia9d87e22007-04-29 14:01:54 +020058
59 switch (pvr) {
60 case PVR_5200:
61 printf("MPC5200");
62 break;
63 case PVR_5200B:
64 printf("MPC5200B");
wdenk36c72872004-06-09 17:45:32 +000065 break;
66 default:
Grzegorz Wianeckia9d87e22007-04-29 14:01:54 +020067 printf("Unknown MPC5xxx");
wdenk36c72872004-06-09 17:45:32 +000068 break;
69 }
70
Wolfgang Denkcf48eb92006-04-16 10:51:58 +020071 printf (" v%d.%d, Core v%d.%d", SVR_MJREV (svr), SVR_MNREV (svr),
Rafal Jaworowskib66a9382006-03-29 13:17:09 +020072 PVR_MAJ(pvr), PVR_MIN(pvr));
wdenk945af8d2003-07-16 21:53:01 +000073 printf (" at %s MHz\n", strmhz (buf, clock));
wdenk945af8d2003-07-16 21:53:01 +000074 return 0;
75}
76
77/* ------------------------------------------------------------------------- */
78
79int
Wolfgang Denk54841ab2010-06-28 22:00:46 +020080do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
wdenk945af8d2003-07-16 21:53:01 +000081{
wdenkd94f92c2003-08-28 09:41:22 +000082 ulong msr;
wdenk945af8d2003-07-16 21:53:01 +000083 /* Interrupts and MMU off */
84 __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
85
86 msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
87 __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
88
wdenkd94f92c2003-08-28 09:41:22 +000089 /* Charge the watchdog timer */
wdenk2d5b5612003-10-14 19:43:55 +000090 *(vu_long *)(MPC5XXX_GPT0_COUNTER) = 0x0001000f;
wdenkd94f92c2003-08-28 09:41:22 +000091 *(vu_long *)(MPC5XXX_GPT0_ENABLE) = 0x9004; /* wden|ce|timer_ms */
wdenk2d5b5612003-10-14 19:43:55 +000092 while(1);
wdenkd94f92c2003-08-28 09:41:22 +000093
wdenk945af8d2003-07-16 21:53:01 +000094 return 1;
95
96}
97
98/* ------------------------------------------------------------------------- */
99
100/*
101 * Get timebase clock frequency (like cpu_clk in Hz)
102 *
103 */
104unsigned long get_tbclk (void)
105{
wdenk945af8d2003-07-16 21:53:01 +0000106 ulong tbclk;
107
108 tbclk = (gd->bus_clk + 3L) / 4L;
109
110 return (tbclk);
111}
112
113/* ------------------------------------------------------------------------- */
Stefan Roesee59581c2006-11-28 17:55:49 +0100114
Marian Balakowicz75d3e8f2008-02-21 17:20:18 +0100115#if defined(CONFIG_OF_LIBFDT) && defined (CONFIG_OF_BOARD_SETUP)
Grant Likelycf2817a2007-09-06 09:46:23 -0600116void ft_cpu_setup(void *blob, bd_t *bd)
117{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118 int div = in_8((void*)CONFIG_SYS_MBAR + 0x204) & 0x0020 ? 8 : 4;
Grant Likelycf2817a2007-09-06 09:46:23 -0600119 char * cpu_path = "/cpus/" OF_CPU;
André Schwarzc5123892008-03-13 13:50:52 +0100120#ifdef CONFIG_MPC5xxx_FEC
Grzegorz Bernacki5c4fa9b2009-03-17 10:06:40 +0100121 uchar enetaddr[6];
Grant Likelycf2817a2007-09-06 09:46:23 -0600122 char * eth_path = "/" OF_SOC "/ethernet@3000";
André Schwarzc5123892008-03-13 13:50:52 +0100123#endif
Stefan Roesee59581c2006-11-28 17:55:49 +0100124
Kumar Galae93becf2007-11-03 19:46:28 -0500125 do_fixup_by_path_u32(blob, cpu_path, "timebase-frequency", OF_TBCLK, 1);
126 do_fixup_by_path_u32(blob, cpu_path, "bus-frequency", bd->bi_busfreq, 1);
127 do_fixup_by_path_u32(blob, cpu_path, "clock-frequency", bd->bi_intfreq, 1);
128 do_fixup_by_path_u32(blob, "/" OF_SOC, "bus-frequency", bd->bi_ipbfreq, 1);
129 do_fixup_by_path_u32(blob, "/" OF_SOC, "system-frequency",
130 bd->bi_busfreq*div, 1);
André Schwarzc5123892008-03-13 13:50:52 +0100131#ifdef CONFIG_MPC5xxx_FEC
Mike Frysinger6bacfa62009-02-11 19:18:41 -0500132 eth_getenv_enetaddr("ethaddr", enetaddr);
133 do_fixup_by_path(blob, eth_path, "mac-address", enetaddr, 6, 0);
134 do_fixup_by_path(blob, eth_path, "local-mac-address", enetaddr, 6, 0);
André Schwarzc5123892008-03-13 13:50:52 +0100135#endif
Heiko Schocher3887c3f2009-09-23 07:56:08 +0200136#if defined(CONFIG_OF_IDE_FIXUP)
137 if (!ide_device_present(0)) {
138 /* NO CF card detected -> delete ata node in DTS */
139 int nodeoffset = 0;
140 char nodename[] = "/soc5200@f0000000/ata@3a00";
141
142 nodeoffset = fdt_path_offset(blob, nodename);
143 if (nodeoffset >= 0) {
144 fdt_del_node(blob, nodeoffset);
145 } else {
146 printf("%s: cannot find %s node err:%s\n",
147 __func__, nodename, fdt_strerror(nodeoffset));
148 }
149 }
150
151#endif
Heiko Schocher00b6d922009-12-03 11:20:06 +0100152 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
Stefan Roesee59581c2006-11-28 17:55:49 +0100153}
154#endif
Axel Beierleinbef92e22008-08-16 00:30:48 +0200155
Ben Warrene1d74802008-08-31 10:39:12 -0700156#ifdef CONFIG_MPC5xxx_FEC
157/* Default initializations for FEC controllers. To override,
158 * create a board-specific function called:
159 * int board_eth_init(bd_t *bis)
160 */
161
162int cpu_eth_init(bd_t *bis)
163{
164 return mpc5xxx_fec_initialize(bis);
165}
166#endif
Detlev Zundela21fb982010-01-20 14:28:48 +0100167
168#if defined(CONFIG_WATCHDOG)
169void watchdog_reset(void)
170{
171 int re_enable = disable_interrupts();
172 reset_5xxx_watchdog();
173 if (re_enable) enable_interrupts();
174}
175
176void reset_5xxx_watchdog(void)
177{
178 volatile struct mpc5xxx_gpt *gpt0 =
179 (struct mpc5xxx_gpt *) MPC5XXX_GPT;
180
181 /* Trigger TIMER_0 by writing A5 to OCPW */
182 clrsetbits_be32(&gpt0->emsr, 0xff000000, 0xa5000000);
183}
184#endif /* CONFIG_WATCHDOG */