blob: 1c10ffb69b533e651bb97a21599b6259f7dc9a7c [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Glass77d2f7f2016-09-12 23:18:41 -06003config SPL_LIBCOMMON_SUPPORT
4 default y
5
Simon Glass1646eba2016-09-12 23:18:42 -06006config SPL_LIBDISK_SUPPORT
7 default y
8
Simon Glasscc4288e2016-09-12 23:18:43 -06009config SPL_LIBGENERIC_SUPPORT
10 default y
11
Simon Glass1fdf7c62016-09-12 23:18:44 -060012config SPL_MMC_SUPPORT
13 default y if DM_MMC
14
Simon Glassd6b9bd82016-09-12 23:18:48 -060015config SPL_NAND_SUPPORT
16 default y if SPL_NAND_DENALI
17
Simon Glasse00f76c2016-09-12 23:18:56 -060018config SPL_SERIAL_SUPPORT
19 default y
20
Marek Vasutcd9b7312015-08-02 21:57:57 +020021config TARGET_SOCFPGA_ARRIA5
22 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060023 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +020024
25config TARGET_SOCFPGA_CYCLONE5
26 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060027 select TARGET_SOCFPGA_GEN5
28
29config TARGET_SOCFPGA_GEN5
30 bool
Marek Vasutcd9b7312015-08-02 21:57:57 +020031
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090032choice
33 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050034 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090035
Marek Vasutcd9b7312015-08-02 21:57:57 +020036config TARGET_SOCFPGA_ARRIA5_SOCDK
37 bool "Altera SOCFPGA SoCDK (Arria V)"
38 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090039
Marek Vasutcd9b7312015-08-02 21:57:57 +020040config TARGET_SOCFPGA_CYCLONE5_SOCDK
41 bool "Altera SOCFPGA SoCDK (Cyclone V)"
42 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090043
Marek Vasutd88995a2015-08-03 01:37:28 +020044config TARGET_SOCFPGA_DENX_MCVEVK
45 bool "DENX MCVEVK (Cyclone V)"
46 select TARGET_SOCFPGA_CYCLONE5
47
Marek Vasut856b30d2015-11-23 17:06:27 +010048config TARGET_SOCFPGA_EBV_SOCRATES
49 bool "EBV SoCrates (Cyclone V)"
50 select TARGET_SOCFPGA_CYCLONE5
51
Pavel Machek35546f62016-06-07 12:37:23 +020052config TARGET_SOCFPGA_IS1
53 bool "IS1 (Cyclone V)"
54 select TARGET_SOCFPGA_CYCLONE5
55
Marek Vasut569a1912015-12-01 18:09:52 +010056config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
57 bool "samtec VIN|ING FPGA (Cyclone V)"
58 select TARGET_SOCFPGA_CYCLONE5
59
Marek Vasutcf0a8da2016-06-08 02:57:05 +020060config TARGET_SOCFPGA_SR1500
61 bool "SR1500 (Cyclone V)"
62 select TARGET_SOCFPGA_CYCLONE5
63
Dinh Nguyen55c7a762015-09-01 17:41:52 -050064config TARGET_SOCFPGA_TERASIC_DE0_NANO
65 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
66 select TARGET_SOCFPGA_CYCLONE5
67
Marek Vasut952caa22015-06-21 17:28:53 +020068config TARGET_SOCFPGA_TERASIC_SOCKIT
69 bool "Terasic SoCkit (Cyclone V)"
70 select TARGET_SOCFPGA_CYCLONE5
71
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090072endchoice
73
74config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +020075 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
76 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -050077 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Pavel Machek35546f62016-06-07 12:37:23 +020078 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasutd88995a2015-08-03 01:37:28 +020079 default "mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +020080 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +010081 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +010082 default "sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +010083 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090084
85config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +020086 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
87 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutd88995a2015-08-03 01:37:28 +020088 default "denx" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut856b30d2015-11-23 17:06:27 +010089 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +010090 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -050091 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Marek Vasut952caa22015-06-21 17:28:53 +020092 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090093
94config SYS_SOC
95 default "socfpga"
96
97config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -050098 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
99 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500100 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200101 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasutd88995a2015-08-03 01:37:28 +0200102 default "socfpga_mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +0200103 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100104 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100105 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +0100106 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900107
108endif