blob: 0ca7e838a817749adf2bee9b48910cc23d7db9a5 [file] [log] [blame]
Alex Marginean120b5ef2019-07-03 12:11:40 +03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * ENETC ethernet controller driver
4 * Copyright 2017-2019 NXP
5 */
6
7#include <common.h>
8#include <dm.h>
9#include <errno.h>
10#include <memalign.h>
11#include <asm/io.h>
12#include <pci.h>
Alex Marginean1d995342019-07-03 12:11:41 +030013#include <miiphy.h>
Alex Marginean120b5ef2019-07-03 12:11:40 +030014
15#include "fsl_enetc.h"
16
17/*
18 * Bind the device:
19 * - set a more explicit name on the interface
20 */
21static int enetc_bind(struct udevice *dev)
22{
23 char name[16];
24 static int eth_num_devices;
25
26 /*
27 * prefer using PCI function numbers to number interfaces, but these
28 * are only available if dts nodes are present. For PCI they are
29 * optional, handle that case too. Just in case some nodes are present
30 * and some are not, use different naming scheme - enetc-N based on
31 * PCI function # and enetc#N based on interface count
32 */
33 if (ofnode_valid(dev->node))
34 sprintf(name, "enetc-%u", PCI_FUNC(pci_get_devfn(dev)));
35 else
36 sprintf(name, "enetc#%u", eth_num_devices++);
37 device_set_name(dev, name);
38
39 return 0;
40}
41
Alex Margineane4aafd52019-07-03 12:11:42 +030042/* MDIO wrappers, we're using these to drive internal MDIO to get to serdes */
43static int enetc_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
44{
45 struct enetc_mdio_priv priv;
46
47 priv.regs_base = bus->priv;
48 return enetc_mdio_read_priv(&priv, addr, devad, reg);
49}
50
51static int enetc_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
52 u16 val)
53{
54 struct enetc_mdio_priv priv;
55
56 priv.regs_base = bus->priv;
57 return enetc_mdio_write_priv(&priv, addr, devad, reg, val);
58}
59
60/* only interfaces that can pin out through serdes have internal MDIO */
61static bool enetc_has_imdio(struct udevice *dev)
62{
63 struct enetc_priv *priv = dev_get_priv(dev);
64
65 return !!(priv->imdio.priv);
66}
67
68/* set up serdes for SGMII */
69static int enetc_init_sgmii(struct udevice *dev)
70{
71 struct enetc_priv *priv = dev_get_priv(dev);
Alex Marginean9bc07e812019-07-15 11:48:47 +030072 bool is2500 = false;
73 u16 reg;
Alex Margineane4aafd52019-07-03 12:11:42 +030074
75 if (!enetc_has_imdio(dev))
76 return 0;
77
Alex Marginean9bc07e812019-07-15 11:48:47 +030078 if (priv->if_type == PHY_INTERFACE_MODE_SGMII_2500)
79 is2500 = true;
80
81 /*
82 * Set to SGMII mode, for 1Gbps enable AN, for 2.5Gbps set fixed speed.
83 * Although fixed speed is 1Gbps, we could be running at 2.5Gbps based
84 * on PLL configuration. Setting 1G for 2.5G here is counter intuitive
85 * but intentional.
86 */
87 reg = ENETC_PCS_IF_MODE_SGMII;
88 reg |= is2500 ? ENETC_PCS_IF_MODE_SPEED_1G : ENETC_PCS_IF_MODE_SGMII_AN;
Alex Margineane4aafd52019-07-03 12:11:42 +030089 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE,
Alex Marginean9bc07e812019-07-15 11:48:47 +030090 ENETC_PCS_IF_MODE, reg);
Alex Margineane4aafd52019-07-03 12:11:42 +030091
92 /* Dev ability - SGMII */
93 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE,
94 ENETC_PCS_DEV_ABILITY, ENETC_PCS_DEV_ABILITY_SGMII);
95
96 /* Adjust link timer for SGMII */
97 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE,
98 ENETC_PCS_LINK_TIMER1, ENETC_PCS_LINK_TIMER1_VAL);
99 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE,
100 ENETC_PCS_LINK_TIMER2, ENETC_PCS_LINK_TIMER2_VAL);
101
Alex Marginean9bc07e812019-07-15 11:48:47 +0300102 reg = ENETC_PCS_CR_DEF_VAL;
103 reg |= is2500 ? ENETC_PCS_CR_RST : ENETC_PCS_CR_RESET_AN;
Alex Margineane4aafd52019-07-03 12:11:42 +0300104 /* restart PCS AN */
105 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE,
Alex Marginean9bc07e812019-07-15 11:48:47 +0300106 ENETC_PCS_CR, reg);
Alex Margineane4aafd52019-07-03 12:11:42 +0300107
108 return 0;
109}
110
111/* set up MAC for RGMII */
112static int enetc_init_rgmii(struct udevice *dev)
113{
114 struct enetc_priv *priv = dev_get_priv(dev);
115 u32 if_mode;
116
117 /* enable RGMII AN */
118 if_mode = enetc_read_port(priv, ENETC_PM_IF_MODE);
119 if_mode |= ENETC_PM_IF_MODE_AN_ENA;
120 enetc_write_port(priv, ENETC_PM_IF_MODE, if_mode);
121
122 return 0;
123}
124
125/* set up MAC and serdes for SXGMII */
126static int enetc_init_sxgmii(struct udevice *dev)
127{
128 struct enetc_priv *priv = dev_get_priv(dev);
129 u32 if_mode;
130
131 /* set ifmode to (US)XGMII */
132 if_mode = enetc_read_port(priv, ENETC_PM_IF_MODE);
133 if_mode &= ~ENETC_PM_IF_IFMODE_MASK;
134 enetc_write_port(priv, ENETC_PM_IF_MODE, if_mode);
135
136 if (!enetc_has_imdio(dev))
137 return 0;
138
139 /* Dev ability - SXGMII */
140 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, ENETC_PCS_DEVAD_REPL,
141 ENETC_PCS_DEV_ABILITY, ENETC_PCS_DEV_ABILITY_SXGMII);
142
143 /* Restart PCS AN */
144 enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, ENETC_PCS_DEVAD_REPL,
145 ENETC_PCS_CR,
Alex Marginean9bc07e812019-07-15 11:48:47 +0300146 ENETC_PCS_CR_RST | ENETC_PCS_CR_RESET_AN);
Alex Margineane4aafd52019-07-03 12:11:42 +0300147
148 return 0;
149}
150
151/* Apply protocol specific configuration to MAC, serdes as needed */
152static void enetc_start_pcs(struct udevice *dev)
153{
154 struct enetc_priv *priv = dev_get_priv(dev);
155 const char *if_str;
156
157 priv->if_type = PHY_INTERFACE_MODE_NONE;
158
159 /* check internal mdio capability, not all ports need it */
160 if (enetc_read_port(priv, ENETC_PCAPR0) & ENETC_PCAPRO_MDIO) {
161 /*
162 * set up internal MDIO, this is part of ETH PCI function and is
163 * used to access serdes / internal SoC PHYs.
164 * We don't currently register it as a MDIO bus as it goes away
165 * when the interface is removed, so it can't practically be
166 * used in the console.
167 */
168 priv->imdio.read = enetc_mdio_read;
169 priv->imdio.write = enetc_mdio_write;
170 priv->imdio.priv = priv->port_regs + ENETC_PM_IMDIO_BASE;
171 strncpy(priv->imdio.name, dev->name, MDIO_NAME_LEN);
172 }
173
174 if (!ofnode_valid(dev->node)) {
175 enetc_dbg(dev, "no enetc ofnode found, skipping PCS set-up\n");
176 return;
177 }
178
179 if_str = ofnode_read_string(dev->node, "phy-mode");
180 if (if_str)
181 priv->if_type = phy_get_interface_by_name(if_str);
182 else
183 enetc_dbg(dev,
184 "phy-mode property not found, defaulting to SGMII\n");
185 if (priv->if_type < 0)
186 priv->if_type = PHY_INTERFACE_MODE_NONE;
187
188 switch (priv->if_type) {
189 case PHY_INTERFACE_MODE_SGMII:
Alex Marginean9bc07e812019-07-15 11:48:47 +0300190 case PHY_INTERFACE_MODE_SGMII_2500:
Alex Margineane4aafd52019-07-03 12:11:42 +0300191 enetc_init_sgmii(dev);
192 break;
193 case PHY_INTERFACE_MODE_RGMII:
Michael Walle29a66172019-10-26 02:39:12 +0200194 case PHY_INTERFACE_MODE_RGMII_ID:
195 case PHY_INTERFACE_MODE_RGMII_RXID:
196 case PHY_INTERFACE_MODE_RGMII_TXID:
Alex Margineane4aafd52019-07-03 12:11:42 +0300197 enetc_init_rgmii(dev);
198 break;
199 case PHY_INTERFACE_MODE_XGMII:
200 enetc_init_sxgmii(dev);
201 break;
202 };
203}
204
Alex Marginean1d995342019-07-03 12:11:41 +0300205/* Configure the actual/external ethernet PHY, if one is found */
206static void enetc_start_phy(struct udevice *dev)
207{
208 struct enetc_priv *priv = dev_get_priv(dev);
209 struct udevice *miidev;
210 struct phy_device *phy;
211 u32 phandle, phy_id;
212 ofnode phy_node;
213 int supported;
214
215 if (!ofnode_valid(dev->node)) {
216 enetc_dbg(dev, "no enetc ofnode found, skipping PHY set-up\n");
217 return;
218 }
219
220 if (ofnode_read_u32(dev->node, "phy-handle", &phandle)) {
221 enetc_dbg(dev, "phy-handle not found, skipping PHY set-up\n");
222 return;
223 }
224
225 phy_node = ofnode_get_by_phandle(phandle);
226 if (!ofnode_valid(phy_node)) {
227 enetc_dbg(dev, "invalid phy node, skipping PHY set-up\n");
228 return;
229 }
230 enetc_dbg(dev, "phy node: %s\n", ofnode_get_name(phy_node));
231
232 if (ofnode_read_u32(phy_node, "reg", &phy_id)) {
233 enetc_dbg(dev,
234 "missing reg in PHY node, skipping PHY set-up\n");
235 return;
236 }
237
238 if (uclass_get_device_by_ofnode(UCLASS_MDIO,
239 ofnode_get_parent(phy_node),
240 &miidev)) {
241 enetc_dbg(dev, "can't find MDIO bus for node %s\n",
242 ofnode_get_name(ofnode_get_parent(phy_node)));
243 return;
244 }
245
246 phy = dm_mdio_phy_connect(miidev, phy_id, dev, priv->if_type);
247 if (!phy) {
248 enetc_dbg(dev, "dm_mdio_phy_connect returned null\n");
249 return;
250 }
251
252 supported = GENMASK(6, 0); /* speeds up to 1G & AN */
253 phy->advertising = phy->supported & supported;
Michael Walle2efb1472019-10-26 02:39:11 +0200254 phy->node = phy_node;
Alex Marginean1d995342019-07-03 12:11:41 +0300255 phy_config(phy);
256 phy_startup(phy);
257}
258
Alex Marginean120b5ef2019-07-03 12:11:40 +0300259/*
260 * Probe ENETC driver:
261 * - initialize port and station interface BARs
262 */
263static int enetc_probe(struct udevice *dev)
264{
265 struct enetc_priv *priv = dev_get_priv(dev);
266
267 if (ofnode_valid(dev->node) && !ofnode_is_available(dev->node)) {
268 enetc_dbg(dev, "interface disabled\n");
269 return -ENODEV;
270 }
271
272 priv->enetc_txbd = memalign(ENETC_BD_ALIGN,
273 sizeof(struct enetc_tx_bd) * ENETC_BD_CNT);
274 priv->enetc_rxbd = memalign(ENETC_BD_ALIGN,
275 sizeof(union enetc_rx_bd) * ENETC_BD_CNT);
276
277 if (!priv->enetc_txbd || !priv->enetc_rxbd) {
278 /* free should be able to handle NULL, just free all pointers */
279 free(priv->enetc_txbd);
280 free(priv->enetc_rxbd);
281
282 return -ENOMEM;
283 }
284
285 /* initialize register */
286 priv->regs_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_0, 0);
287 if (!priv->regs_base) {
288 enetc_dbg(dev, "failed to map BAR0\n");
289 return -EINVAL;
290 }
291 priv->port_regs = priv->regs_base + ENETC_PORT_REGS_OFF;
292
293 dm_pci_clrset_config16(dev, PCI_COMMAND, 0, PCI_COMMAND_MEMORY);
294
295 return 0;
296}
297
298/*
299 * Remove the driver from an interface:
300 * - free up allocated memory
301 */
302static int enetc_remove(struct udevice *dev)
303{
304 struct enetc_priv *priv = dev_get_priv(dev);
305
306 free(priv->enetc_txbd);
307 free(priv->enetc_rxbd);
308
309 return 0;
310}
311
312/* ENETC Port MAC address registers, accepts big-endian format */
313static void enetc_set_primary_mac_addr(struct enetc_priv *priv, const u8 *addr)
314{
315 u16 lower = *(const u16 *)(addr + 4);
316 u32 upper = *(const u32 *)addr;
317
318 enetc_write_port(priv, ENETC_PSIPMAR0, upper);
319 enetc_write_port(priv, ENETC_PSIPMAR1, lower);
320}
321
322/* Configure port parameters (# of rings, frame size, enable port) */
323static void enetc_enable_si_port(struct enetc_priv *priv)
324{
325 u32 val;
326
327 /* set Rx/Tx BDR count */
328 val = ENETC_PSICFGR_SET_TXBDR(ENETC_TX_BDR_CNT);
329 val |= ENETC_PSICFGR_SET_RXBDR(ENETC_RX_BDR_CNT);
330 enetc_write_port(priv, ENETC_PSICFGR(0), val);
331 /* set Rx max frame size */
332 enetc_write_port(priv, ENETC_PM_MAXFRM, ENETC_RX_MAXFRM_SIZE);
333 /* enable MAC port */
334 enetc_write_port(priv, ENETC_PM_CC, ENETC_PM_CC_RX_TX_EN);
335 /* enable port */
336 enetc_write_port(priv, ENETC_PMR, ENETC_PMR_SI0_EN);
337 /* set SI cache policy */
338 enetc_write(priv, ENETC_SICAR0,
339 ENETC_SICAR_RD_CFG | ENETC_SICAR_WR_CFG);
340 /* enable SI */
341 enetc_write(priv, ENETC_SIMR, ENETC_SIMR_EN);
342}
343
344/* returns DMA address for a given buffer index */
345static inline u64 enetc_rxb_address(struct udevice *dev, int i)
346{
347 return cpu_to_le64(dm_pci_virt_to_mem(dev, net_rx_packets[i]));
348}
349
350/*
351 * Setup a single Tx BD Ring (ID = 0):
352 * - set Tx buffer descriptor address
353 * - set the BD count
354 * - initialize the producer and consumer index
355 */
356static void enetc_setup_tx_bdr(struct udevice *dev)
357{
358 struct enetc_priv *priv = dev_get_priv(dev);
359 struct bd_ring *tx_bdr = &priv->tx_bdr;
360 u64 tx_bd_add = (u64)priv->enetc_txbd;
361
362 /* used later to advance to the next Tx BD */
363 tx_bdr->bd_count = ENETC_BD_CNT;
364 tx_bdr->next_prod_idx = 0;
365 tx_bdr->next_cons_idx = 0;
366 tx_bdr->cons_idx = priv->regs_base +
367 ENETC_BDR(TX, ENETC_TX_BDR_ID, ENETC_TBCIR);
368 tx_bdr->prod_idx = priv->regs_base +
369 ENETC_BDR(TX, ENETC_TX_BDR_ID, ENETC_TBPIR);
370
371 /* set Tx BD address */
372 enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBBAR0,
373 lower_32_bits(tx_bd_add));
374 enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBBAR1,
375 upper_32_bits(tx_bd_add));
376 /* set Tx 8 BD count */
377 enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBLENR,
378 tx_bdr->bd_count);
379
380 /* reset both producer/consumer indexes */
381 enetc_write_reg(tx_bdr->cons_idx, tx_bdr->next_cons_idx);
382 enetc_write_reg(tx_bdr->prod_idx, tx_bdr->next_prod_idx);
383
384 /* enable TX ring */
385 enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBMR, ENETC_TBMR_EN);
386}
387
388/*
389 * Setup a single Rx BD Ring (ID = 0):
390 * - set Rx buffer descriptors address (one descriptor per buffer)
391 * - set buffer size as max frame size
392 * - enable Rx ring
393 * - reset consumer and producer indexes
394 * - set buffer for each descriptor
395 */
396static void enetc_setup_rx_bdr(struct udevice *dev)
397{
398 struct enetc_priv *priv = dev_get_priv(dev);
399 struct bd_ring *rx_bdr = &priv->rx_bdr;
400 u64 rx_bd_add = (u64)priv->enetc_rxbd;
401 int i;
402
403 /* used later to advance to the next BD produced by ENETC HW */
404 rx_bdr->bd_count = ENETC_BD_CNT;
405 rx_bdr->next_prod_idx = 0;
406 rx_bdr->next_cons_idx = 0;
407 rx_bdr->cons_idx = priv->regs_base +
408 ENETC_BDR(RX, ENETC_RX_BDR_ID, ENETC_RBCIR);
409 rx_bdr->prod_idx = priv->regs_base +
410 ENETC_BDR(RX, ENETC_RX_BDR_ID, ENETC_RBPIR);
411
412 /* set Rx BD address */
413 enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBAR0,
414 lower_32_bits(rx_bd_add));
415 enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBAR1,
416 upper_32_bits(rx_bd_add));
417 /* set Rx BD count (multiple of 8) */
418 enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBLENR,
419 rx_bdr->bd_count);
420 /* set Rx buffer size */
421 enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBSR, PKTSIZE_ALIGN);
422
423 /* fill Rx BD */
424 memset(priv->enetc_rxbd, 0,
425 rx_bdr->bd_count * sizeof(union enetc_rx_bd));
426 for (i = 0; i < rx_bdr->bd_count; i++) {
427 priv->enetc_rxbd[i].w.addr = enetc_rxb_address(dev, i);
428 /* each RX buffer must be aligned to 64B */
429 WARN_ON(priv->enetc_rxbd[i].w.addr & (ARCH_DMA_MINALIGN - 1));
430 }
431
432 /* reset producer (ENETC owned) and consumer (SW owned) index */
433 enetc_write_reg(rx_bdr->cons_idx, rx_bdr->next_cons_idx);
434 enetc_write_reg(rx_bdr->prod_idx, rx_bdr->next_prod_idx);
435
436 /* enable Rx ring */
437 enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBMR, ENETC_RBMR_EN);
438}
439
440/*
441 * Start ENETC interface:
442 * - perform FLR
443 * - enable access to port and SI registers
444 * - set mac address
445 * - setup TX/RX buffer descriptors
446 * - enable Tx/Rx rings
447 */
448static int enetc_start(struct udevice *dev)
449{
450 struct eth_pdata *plat = dev_get_platdata(dev);
451 struct enetc_priv *priv = dev_get_priv(dev);
452
453 /* reset and enable the PCI device */
454 dm_pci_flr(dev);
455 dm_pci_clrset_config16(dev, PCI_COMMAND, 0,
456 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
457
458 if (!is_valid_ethaddr(plat->enetaddr)) {
459 enetc_dbg(dev, "invalid MAC address, generate random ...\n");
460 net_random_ethaddr(plat->enetaddr);
461 }
462 enetc_set_primary_mac_addr(priv, plat->enetaddr);
463
464 enetc_enable_si_port(priv);
465
466 /* setup Tx/Rx buffer descriptors */
467 enetc_setup_tx_bdr(dev);
468 enetc_setup_rx_bdr(dev);
469
Alex Margineane4aafd52019-07-03 12:11:42 +0300470 enetc_start_pcs(dev);
Alex Marginean1d995342019-07-03 12:11:41 +0300471 enetc_start_phy(dev);
472
Alex Marginean120b5ef2019-07-03 12:11:40 +0300473 return 0;
474}
475
476/*
477 * Stop the network interface:
478 * - just quiesce it, we can wipe all configuration as _start starts from
479 * scratch each time
480 */
481static void enetc_stop(struct udevice *dev)
482{
483 /* FLR is sufficient to quiesce the device */
484 dm_pci_flr(dev);
485}
486
487/*
488 * ENETC transmit packet:
489 * - check if Tx BD ring is full
490 * - set buffer/packet address (dma address)
491 * - set final fragment flag
492 * - try while producer index equals consumer index or timeout
493 */
494static int enetc_send(struct udevice *dev, void *packet, int length)
495{
496 struct enetc_priv *priv = dev_get_priv(dev);
497 struct bd_ring *txr = &priv->tx_bdr;
498 void *nv_packet = (void *)packet;
499 int tries = ENETC_POLL_TRIES;
500 u32 pi, ci;
501
502 pi = txr->next_prod_idx;
503 ci = enetc_read_reg(txr->cons_idx) & ENETC_BDR_IDX_MASK;
504 /* Tx ring is full when */
505 if (((pi + 1) % txr->bd_count) == ci) {
506 enetc_dbg(dev, "Tx BDR full\n");
507 return -ETIMEDOUT;
508 }
509 enetc_dbg(dev, "TxBD[%d]send: pkt_len=%d, buff @0x%x%08x\n", pi, length,
510 upper_32_bits((u64)nv_packet), lower_32_bits((u64)nv_packet));
511
512 /* prepare Tx BD */
513 memset(&priv->enetc_txbd[pi], 0x0, sizeof(struct enetc_tx_bd));
514 priv->enetc_txbd[pi].addr =
515 cpu_to_le64(dm_pci_virt_to_mem(dev, nv_packet));
516 priv->enetc_txbd[pi].buf_len = cpu_to_le16(length);
517 priv->enetc_txbd[pi].frm_len = cpu_to_le16(length);
518 priv->enetc_txbd[pi].flags = cpu_to_le16(ENETC_TXBD_FLAGS_F);
519 dmb();
520 /* send frame: increment producer index */
521 pi = (pi + 1) % txr->bd_count;
522 txr->next_prod_idx = pi;
523 enetc_write_reg(txr->prod_idx, pi);
524 while ((--tries >= 0) &&
525 (pi != (enetc_read_reg(txr->cons_idx) & ENETC_BDR_IDX_MASK)))
526 udelay(10);
527
528 return tries > 0 ? 0 : -ETIMEDOUT;
529}
530
531/*
532 * Receive frame:
533 * - wait for the next BD to get ready bit set
534 * - clean up the descriptor
535 * - move on and indicate to HW that the cleaned BD is available for Rx
536 */
537static int enetc_recv(struct udevice *dev, int flags, uchar **packetp)
538{
539 struct enetc_priv *priv = dev_get_priv(dev);
540 struct bd_ring *rxr = &priv->rx_bdr;
541 int tries = ENETC_POLL_TRIES;
542 int pi = rxr->next_prod_idx;
543 int ci = rxr->next_cons_idx;
544 u32 status;
545 int len;
546 u8 rdy;
547
548 do {
549 dmb();
550 status = le32_to_cpu(priv->enetc_rxbd[pi].r.lstatus);
551 /* check if current BD is ready to be consumed */
552 rdy = ENETC_RXBD_STATUS_R(status);
553 } while (--tries >= 0 && !rdy);
554
555 if (!rdy)
556 return -EAGAIN;
557
558 dmb();
559 len = le16_to_cpu(priv->enetc_rxbd[pi].r.buf_len);
560 *packetp = (uchar *)enetc_rxb_address(dev, pi);
561 enetc_dbg(dev, "RxBD[%d]: len=%d err=%d pkt=0x%x%08x\n", pi, len,
562 ENETC_RXBD_STATUS_ERRORS(status),
563 upper_32_bits((u64)*packetp), lower_32_bits((u64)*packetp));
564
565 /* BD clean up and advance to next in ring */
566 memset(&priv->enetc_rxbd[pi], 0, sizeof(union enetc_rx_bd));
567 priv->enetc_rxbd[pi].w.addr = enetc_rxb_address(dev, pi);
568 rxr->next_prod_idx = (pi + 1) % rxr->bd_count;
569 ci = (ci + 1) % rxr->bd_count;
570 rxr->next_cons_idx = ci;
571 dmb();
572 /* free up the slot in the ring for HW */
573 enetc_write_reg(rxr->cons_idx, ci);
574
575 return len;
576}
577
578static const struct eth_ops enetc_ops = {
579 .start = enetc_start,
580 .send = enetc_send,
581 .recv = enetc_recv,
582 .stop = enetc_stop,
583};
584
585U_BOOT_DRIVER(eth_enetc) = {
586 .name = "enetc_eth",
587 .id = UCLASS_ETH,
588 .bind = enetc_bind,
589 .probe = enetc_probe,
590 .remove = enetc_remove,
591 .ops = &enetc_ops,
592 .priv_auto_alloc_size = sizeof(struct enetc_priv),
593 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
594};
595
596static struct pci_device_id enetc_ids[] = {
597 { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, PCI_DEVICE_ID_ENETC_ETH) },
598 {}
599};
600
601U_BOOT_PCI_DEVICE(eth_enetc, enetc_ids);