blob: 39f7564b74dcb5b0bf708e92f651cfa16712b2ec [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2001
3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
6 *
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
9 *
wdenk04a85b32004-04-15 18:22:41 +000010 * (C) Copyright 2003-2004 Arabella Software Ltd.
wdenkcceb8712003-06-23 18:12:28 +000011 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2535d602003-07-17 23:16:40 +000012 * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
wdenkef5a9672003-12-07 00:46:27 +000013 * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
wdenk04a85b32004-04-15 18:22:41 +000014 * Ported to MPC8272ADS board.
wdenkcceb8712003-06-23 18:12:28 +000015 *
Wolfgang Denk716c1dc2005-09-25 18:49:35 +020016 * Copyright (c) 2005 MontaVista Software, Inc.
Wolfgang Denk1972dc02005-09-25 16:27:55 +020017 * Vitaly Bordug <vbordug@ru.mvista.com>
18 * Added support for PCI bridge on MPC8272ADS
19 *
Scott Woodc73ed272009-04-02 18:20:43 -050020 * Copyright (C) Freescale Semiconductor, Inc. 2006-2009.
21 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020022 * SPDX-License-Identifier: GPL-2.0+
wdenke2211742002-11-02 23:30:20 +000023 */
24
wdenke2211742002-11-02 23:30:20 +000025#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/*
29 * High Level Configuration Options
30 * (easy to change)
31 */
32
wdenk04a85b32004-04-15 18:22:41 +000033#define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
wdenke2211742002-11-02 23:30:20 +000034
Wolfgang Denk2ae18242010-10-06 09:05:45 +020035#ifndef CONFIG_SYS_TEXT_BASE
36#define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
37#endif
38
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050039#define CONFIG_CPM2 1 /* Has a CPM2 */
40
wdenk901787d2005-04-03 23:22:21 +000041/*
42 * Figure out if we are booting low via flash HRCW or high via the BCSR.
43 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +020044#if (CONFIG_SYS_TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045# define CONFIG_SYS_LOWBOOT 1
wdenk901787d2005-04-03 23:22:21 +000046#endif
47
wdenk2535d602003-07-17 23:16:40 +000048/* ADS flavours */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_8260ADS 1 /* MPC8260ADS */
50#define CONFIG_SYS_8266ADS 2 /* MPC8266ADS */
51#define CONFIG_SYS_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
52#define CONFIG_SYS_8272ADS 4 /* MPC8272ADS */
wdenk2535d602003-07-17 23:16:40 +000053
54#ifndef CONFIG_ADSTYPE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_ADSTYPE CONFIG_SYS_8260ADS
wdenk2535d602003-07-17 23:16:40 +000056#endif /* CONFIG_ADSTYPE */
57
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
wdenk04a85b32004-04-15 18:22:41 +000059#define CONFIG_MPC8272 1
Scott Wood8701ece2009-04-03 15:26:45 -050060#elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
61/*
62 * Actually MPC8275, but the code is littered with ifdefs that
63 * apply to both, or which use this ifdef to assume board-specific
64 * details. :-(
65 */
66#define CONFIG_MPC8272 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
wdenk04a85b32004-04-15 18:22:41 +000068
wdenkc837dcb2004-01-20 23:12:12 +000069#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Peter Tyser004eca02009-09-16 22:03:08 -050070#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenke2211742002-11-02 23:30:20 +000071
72/* allow serial and ethaddr to be overwritten */
73#define CONFIG_ENV_OVERWRITE
74
75/*
76 * select serial console configuration
77 *
78 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
79 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
80 * for SCC).
81 *
82 * if CONFIG_CONS_NONE is defined, then the serial console routines must
83 * defined elsewhere (for example, on the cogent platform, there are serial
84 * ports on the motherboard which are used for the serial console - see
85 * cogent/cma101/serial.[ch]).
86 */
87#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
88#define CONFIG_CONS_ON_SCC /* define if console on SCC */
89#undef CONFIG_CONS_NONE /* define if console on something else */
90#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
91
92/*
93 * select ethernet configuration
94 *
95 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
96 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
97 * for FCC)
98 *
99 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -0500100 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenke2211742002-11-02 23:30:20 +0000101 */
102#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
103#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
104#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk48b42612003-06-19 23:01:32 +0000105
106#ifdef CONFIG_ETHER_ON_FCC
107
108#define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
wdenke2211742002-11-02 23:30:20 +0000109
wdenk04a85b32004-04-15 18:22:41 +0000110#if CONFIG_ETHER_INDEX == 1
111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112# define CONFIG_SYS_PHY_ADDR 0
Mike Frysingerd4590da2011-10-17 05:38:58 +0000113# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
114# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
wdenk04a85b32004-04-15 18:22:41 +0000115
116#elif CONFIG_ETHER_INDEX == 2
117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
119# define CONFIG_SYS_PHY_ADDR 3
Mike Frysingerd4590da2011-10-17 05:38:58 +0000120# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
wdenk04a85b32004-04-15 18:22:41 +0000121#else /* RxCLK is CLK13, TxCLK is CLK14 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122# define CONFIG_SYS_PHY_ADDR 0
Mike Frysingerd4590da2011-10-17 05:38:58 +0000123# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
wdenk04a85b32004-04-15 18:22:41 +0000125
Mike Frysingerd4590da2011-10-17 05:38:58 +0000126# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
wdenke2211742002-11-02 23:30:20 +0000127
128#endif /* CONFIG_ETHER_INDEX */
129
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
131#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
wdenk04a85b32004-04-15 18:22:41 +0000132
wdenk48b42612003-06-19 23:01:32 +0000133#define CONFIG_MII /* MII PHY management */
134#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
135/*
136 * GPIO pins used for bit-banged MII communications
137 */
138#define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200139#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
140 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
141#define MDC_DECLARE MDIO_DECLARE
wdenk48b42612003-06-19 23:01:32 +0000142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
144#define CONFIG_SYS_MDIO_PIN 0x00002000 /* PC18 */
145#define CONFIG_SYS_MDC_PIN 0x00001000 /* PC19 */
wdenk04a85b32004-04-15 18:22:41 +0000146#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_MDIO_PIN 0x00400000 /* PC9 */
148#define CONFIG_SYS_MDC_PIN 0x00200000 /* PC10 */
149#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
wdenk48b42612003-06-19 23:01:32 +0000150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define MDIO_ACTIVE (iop->pdir |= CONFIG_SYS_MDIO_PIN)
152#define MDIO_TRISTATE (iop->pdir &= ~CONFIG_SYS_MDIO_PIN)
153#define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
wdenk04a85b32004-04-15 18:22:41 +0000154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define MDIO(bit) if(bit) iop->pdat |= CONFIG_SYS_MDIO_PIN; \
156 else iop->pdat &= ~CONFIG_SYS_MDIO_PIN
wdenk04a85b32004-04-15 18:22:41 +0000157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define MDC(bit) if(bit) iop->pdat |= CONFIG_SYS_MDC_PIN; \
159 else iop->pdat &= ~CONFIG_SYS_MDC_PIN
wdenk48b42612003-06-19 23:01:32 +0000160
161#define MIIDELAY udelay(1)
162
163#endif /* CONFIG_ETHER_ON_FCC */
164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
wdenk04a85b32004-04-15 18:22:41 +0000166#undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
wdenk2535d602003-07-17 23:16:40 +0000167#else
wdenke2211742002-11-02 23:30:20 +0000168#define CONFIG_HARD_I2C 1 /* To enable I2C support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
170#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenke2211742002-11-02 23:30:20 +0000171
wdenkdb2f721f2003-03-06 00:58:30 +0000172#if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200173#define CONFIG_SPD_ADDR 0x50
wdenkdb2f721f2003-03-06 00:58:30 +0000174#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#endif /* CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000176
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200177/*PCI*/
Scott Wood8701ece2009-04-03 15:26:45 -0500178#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200179#define CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000180#define CONFIG_PCI_INDIRECT_BRIDGE
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200181#define CONFIG_PCI_PNP
182#define CONFIG_PCI_BOOTDELAY 0
183#define CONFIG_PCI_SCAN_SHOW
184#endif
185
wdenkdb2f721f2003-03-06 00:58:30 +0000186#ifndef CONFIG_SDRAM_PBI
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200187#define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
wdenkdb2f721f2003-03-06 00:58:30 +0000188#endif
189
190#ifndef CONFIG_8260_CLKIN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
wdenk2535d602003-07-17 23:16:40 +0000192#define CONFIG_8260_CLKIN 100000000 /* in Hz */
193#else
wdenkef5a9672003-12-07 00:46:27 +0000194#define CONFIG_8260_CLKIN 66000000 /* in Hz */
wdenkdb2f721f2003-03-06 00:58:30 +0000195#endif
wdenk2535d602003-07-17 23:16:40 +0000196#endif
197
wdenke1599e82004-10-10 23:27:33 +0000198#define CONFIG_BAUDRATE 115200
wdenke2211742002-11-02 23:30:20 +0000199
Matvejchikov Ilya0e6989b2008-07-06 13:57:00 +0400200#define CONFIG_OF_LIBFDT 1
201#define CONFIG_OF_BOARD_SETUP 1
202#if defined(CONFIG_OF_LIBFDT)
Matvejchikov Ilya0e6989b2008-07-06 13:57:00 +0400203#define OF_TBCLK (bd->bi_busfreq / 4)
204#endif
205
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500206/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500207 * BOOTP options
208 */
209#define CONFIG_BOOTP_BOOTFILESIZE
210#define CONFIG_BOOTP_BOOTPATH
211#define CONFIG_BOOTP_GATEWAY
212#define CONFIG_BOOTP_HOSTNAME
213
214
215/*
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500216 * Command line configuration.
217 */
Jean-Christophe PLAGNIOL-VILLARD4e620412007-10-24 18:16:01 +0200218#include <config_cmd_default.h>
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500219
Jean-Christophe PLAGNIOL-VILLARD4e620412007-10-24 18:16:01 +0200220#define CONFIG_CMD_ASKENV
221#define CONFIG_CMD_CACHE
222#define CONFIG_CMD_CDP
223#define CONFIG_CMD_DHCP
224#define CONFIG_CMD_DIAG
225#define CONFIG_CMD_I2C
226#define CONFIG_CMD_IMMAP
227#define CONFIG_CMD_IRQ
228#define CONFIG_CMD_JFFS2
229#define CONFIG_CMD_MII
230#define CONFIG_CMD_PCI
231#define CONFIG_CMD_PING
232#define CONFIG_CMD_PORTIO
233#define CONFIG_CMD_REGINFO
234#define CONFIG_CMD_SAVES
235#define CONFIG_CMD_SDRAM
236
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500237#undef CONFIG_CMD_XIMG
wdenk2535d602003-07-17 23:16:40 +0000238
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500240 #undef CONFIG_CMD_SDRAM
241 #undef CONFIG_CMD_I2C
242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#elif CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500244 #undef CONFIG_CMD_SDRAM
245 #undef CONFIG_CMD_I2C
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500246
wdenk2535d602003-07-17 23:16:40 +0000247#else
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500248 #undef CONFIG_CMD_PCI
249
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#endif /* CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000251
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500252
wdenk04a85b32004-04-15 18:22:41 +0000253#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
254#define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
255#define CONFIG_BOOTARGS "root=/dev/mtdblock2"
wdenke2211742002-11-02 23:30:20 +0000256
Jon Loeliger8353e132007-07-08 14:14:17 -0500257#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000258#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
259#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
260#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
261#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
262#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
263#endif
264
wdenkef5a9672003-12-07 00:46:27 +0000265#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200266#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
wdenke2211742002-11-02 23:30:20 +0000267
268/*
269 * Miscellaneous configurable options
270 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger8353e132007-07-08 14:14:17 -0500273#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000275#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000277#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
279#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
280#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
283#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenke2211742002-11-02 23:30:20 +0000284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
wdenke2211742002-11-02 23:30:20 +0000286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenke2211742002-11-02 23:30:20 +0000288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_FLASH_BASE 0xff800000
290#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
291#define CONFIG_SYS_MAX_FLASH_SECT 32 /* max num of sects on one chip */
292#define CONFIG_SYS_FLASH_SIZE 8
293#define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
294#define CONFIG_SYS_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
295#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
296#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
297#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenk8564acf2003-07-14 22:13:32 +0000298
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200299/*
300 * JFFS2 partitions
301 *
302 * Note: fake mtd_id used, no linux mtd map file
303 */
304#define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
305#define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
wdenke2211742002-11-02 23:30:20 +0000307
308/* this is stuff came out of the Motorola docs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#ifndef CONFIG_SYS_LOWBOOT
310#define CONFIG_SYS_DEFAULT_IMMR 0x0F010000
wdenk901787d2005-04-03 23:22:21 +0000311#endif
wdenke2211742002-11-02 23:30:20 +0000312
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_IMMR 0xF0000000
314#define CONFIG_SYS_BCSR 0xF4500000
Scott Wood8701ece2009-04-03 15:26:45 -0500315#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_PCI_INT 0xF8200000
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200317#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_SDRAM_BASE 0x00000000
319#define CONFIG_SYS_LSDRAM_BASE 0xFD000000
wdenke2211742002-11-02 23:30:20 +0000320
321#define RS232EN_1 0x02000002
322#define RS232EN_2 0x01000001
wdenk2535d602003-07-17 23:16:40 +0000323#define FETHIEN1 0x08000008
324#define FETH1_RST 0x04000004
wdenk04a85b32004-04-15 18:22:41 +0000325#define FETHIEN2 0x10000000
wdenk2535d602003-07-17 23:16:40 +0000326#define FETH2_RST 0x08000000
wdenk326428c2003-08-31 18:37:54 +0000327#define BCSR_PCI_MODE 0x01000000
wdenke2211742002-11-02 23:30:20 +0000328
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200330#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200331#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke2211742002-11-02 23:30:20 +0000333
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#ifdef CONFIG_SYS_LOWBOOT
wdenk901787d2005-04-03 23:22:21 +0000335/* PQ2FADS flash HRCW = 0x0EB4B645 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
wdenk901787d2005-04-03 23:22:21 +0000337 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
338 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
339 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
340 )
341#else
342/* PQ2FADS BCSR HRCW = 0x0CB23645 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
wdenke2211742002-11-02 23:30:20 +0000344 ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
345 ( HRCW_BMS | HRCW_APPC10 ) |\
346 ( HRCW_MODCK_H0101 ) \
347 )
wdenk901787d2005-04-03 23:22:21 +0000348#endif
wdenke2211742002-11-02 23:30:20 +0000349/* no slaves */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_HRCW_SLAVE1 0
351#define CONFIG_SYS_HRCW_SLAVE2 0
352#define CONFIG_SYS_HRCW_SLAVE3 0
353#define CONFIG_SYS_HRCW_SLAVE4 0
354#define CONFIG_SYS_HRCW_SLAVE5 0
355#define CONFIG_SYS_HRCW_SLAVE6 0
356#define CONFIG_SYS_HRCW_SLAVE7 0
wdenke2211742002-11-02 23:30:20 +0000357
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200358#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Peter Tyserd98b0522010-10-14 23:33:24 -0500359
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
361# define CONFIG_SYS_RAMBOOT
wdenke2211742002-11-02 23:30:20 +0000362#endif
363
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
365#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke2211742002-11-02 23:30:20 +0000366
wdenkef5a9672003-12-07 00:46:27 +0000367#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
wdenkef5a9672003-12-07 00:46:27 +0000369#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
wdenkef5a9672003-12-07 00:46:27 +0000371#endif /* CONFIG_BZIP2 */
372
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200374# define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200375# define CONFIG_ENV_SECT_SIZE 0x40000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_ENV_SECT_SIZE)
wdenke2211742002-11-02 23:30:20 +0000377#else
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200378# define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200380# define CONFIG_ENV_SIZE 0x200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#endif /* CONFIG_SYS_RAMBOOT */
wdenke2211742002-11-02 23:30:20 +0000382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500384#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenke2211742002-11-02 23:30:20 +0000386#endif
387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_HID0_INIT 0
389#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
wdenke2211742002-11-02 23:30:20 +0000390
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_HID2 0
wdenke2211742002-11-02 23:30:20 +0000392
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_SYPCR 0xFFFFFFC3
394#define CONFIG_SYS_BCR 0x100C0000
395#define CONFIG_SYS_SIUMCR 0x0A200000
396#define CONFIG_SYS_SCCR SCCR_DFBRG01
397#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801)
398#define CONFIG_SYS_OR0_PRELIM 0xFF800876
399#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00001801)
400#define CONFIG_SYS_OR1_PRELIM 0xFFFF8010
wdenke2211742002-11-02 23:30:20 +0000401
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200402/*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
403
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
405#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PCI_INT | 0x1801) /* PCI interrupt controller */
406#define CONFIG_SYS_OR3_PRELIM 0xFFFF8010
Scott Wood8701ece2009-04-03 15:26:45 -0500407#elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
408#define CONFIG_SYS_BR8_PRELIM (CONFIG_SYS_PCI_INT | 0x1801) /* PCI interrupt controller */
409#define CONFIG_SYS_OR8_PRELIM 0xFFFF8010
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200410#endif
411
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_RMR RMR_CSRE
413#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
414#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
415#define CONFIG_SYS_RCCR 0
wdenk2535d602003-07-17 23:16:40 +0000416
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#if (CONFIG_ADSTYPE == CONFIG_SYS_8266ADS) || (CONFIG_ADSTYPE == CONFIG_SYS_8272ADS)
418#undef CONFIG_SYS_LSDRAM_BASE /* No local bus SDRAM on these boards */
419#endif /* CONFIG_ADSTYPE == CONFIG_SYS_8266ADS */
wdenk326428c2003-08-31 18:37:54 +0000420
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#if CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
422#define CONFIG_SYS_OR2 0xFE002EC0
423#define CONFIG_SYS_PSDMR 0x824B36A3
424#define CONFIG_SYS_PSRT 0x13
425#define CONFIG_SYS_LSDMR 0x828737A3
426#define CONFIG_SYS_LSRT 0x13
427#define CONFIG_SYS_MPTPR 0x2800
428#elif CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
429#define CONFIG_SYS_OR2 0xFC002CC0
430#define CONFIG_SYS_PSDMR 0x834E24A3
431#define CONFIG_SYS_PSRT 0x13
432#define CONFIG_SYS_MPTPR 0x2800
wdenk2535d602003-07-17 23:16:40 +0000433#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_OR2 0xFF000CA0
435#define CONFIG_SYS_PSDMR 0x016EB452
436#define CONFIG_SYS_PSRT 0x21
437#define CONFIG_SYS_LSDMR 0x0086A522
438#define CONFIG_SYS_LSRT 0x21
439#define CONFIG_SYS_MPTPR 0x1900
440#endif /* CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000441
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_RESET_ADDRESS 0x04400000
wdenke2211742002-11-02 23:30:20 +0000443
Scott Wood8701ece2009-04-03 15:26:45 -0500444#if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200445
446/* PCI Memory map (if different from default map */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE /* Local base */
448#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
449#define CONFIG_SYS_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200450 PICMR_PREFETCH_EN)
451
452/*
453 * These are the windows that allow the CPU to access PCI address space.
454 * All three PCI master windows, which allow the CPU to access PCI
455 * prefetch, non prefetch, and IO space (see below), must all fit within
456 * these windows.
457 */
458
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200459/*
460 * Master window that allows the CPU to access PCI Memory (prefetch).
461 * This window will be setup with the second set of Outbound ATU registers
462 * in the bridge.
463 */
464
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
466#define CONFIG_SYS_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
467#define CONFIG_SYS_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
468#define CONFIG_SYS_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
469#define CONFIG_SYS_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200470
471/*
472 * Master window that allows the CPU to access PCI Memory (non-prefetch).
473 * This window will be setup with the second set of Outbound ATU registers
474 * in the bridge.
475 */
476
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#define CONFIG_SYS_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
478#define CONFIG_SYS_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
479#define CONFIG_SYS_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
480#define CONFIG_SYS_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
481#define CONFIG_SYS_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200482
483/*
484 * Master window that allows the CPU to access PCI IO space.
485 * This window will be setup with the first set of Outbound ATU registers
486 * in the bridge.
487 */
488
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
490#define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
491#define CONFIG_SYS_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
492#define CONFIG_SYS_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
493#define CONFIG_SYS_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200494
495
496/* PCIBR0 - for PCI IO*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200497#define CONFIG_SYS_PCI_MSTR0_LOCAL CONFIG_SYS_PCI_MSTR_IO_LOCAL /* Local base */
498#define CONFIG_SYS_PCIMSK0_MASK ~(CONFIG_SYS_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200499/* PCIBR1 - prefetch and non-prefetch regions joined together */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#define CONFIG_SYS_PCI_MSTR1_LOCAL CONFIG_SYS_PCI_MSTR_MEM_LOCAL
501#define CONFIG_SYS_PCIMSK1_MASK ~(CONFIG_SYS_PCI_MSTR_MEM_SIZE + CONFIG_SYS_PCI_MSTR_MEMIO_SIZE - 1U)
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200502
503#endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
504
Scott Wood42f9ebf2009-04-03 15:24:40 -0500505#define CONFIG_HAS_ETH0
506
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200508#define CONFIG_HAS_ETH1
Wolfgang Denkc2d0ab42005-09-26 00:53:02 +0200509#endif
510
Scott Woodc73ed272009-04-02 18:20:43 -0500511#define CONFIG_NETDEV eth0
512#define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
513
Scott Woodc73ed272009-04-02 18:20:43 -0500514#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200515 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
Scott Woodc73ed272009-04-02 18:20:43 -0500516 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200517 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
518 " +$filesize; " \
519 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
520 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
521 " $filesize; " \
522 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
523 " +$filesize; " \
524 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
525 " $filesize\0" \
Scott Woodc73ed272009-04-02 18:20:43 -0500526 "fdtaddr=400000\0" \
527 "console=ttyCPM0\0" \
528 "setbootargs=setenv bootargs " \
529 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
530 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
531 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
532 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
533
534#define CONFIG_NFSBOOTCOMMAND \
535 "setenv rootdev /dev/nfs;" \
536 "run setipargs;" \
537 "tftp $loadaddr $bootfile;" \
538 "tftp $fdtaddr $fdtfile;" \
539 "bootm $loadaddr - $fdtaddr"
540
541#define CONFIG_RAMBOOTCOMMAND \
542 "setenv rootdev /dev/ram;" \
543 "run setbootargs;" \
544 "tftp $ramdiskaddr $ramdiskfile;" \
545 "tftp $loadaddr $bootfile;" \
546 "tftp $fdtaddr $fdtfile;" \
547 "bootm $loadaddr $ramdiskaddr $fdtaddr"
548
wdenke2211742002-11-02 23:30:20 +0000549#endif /* __CONFIG_H */