blob: 8a94f21811be020ca9792d9af1a48367fe76626d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060012#include <env.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060013#include <env_internal.h>
Simon Glassdb41d652019-12-28 10:45:07 -070014#include <hang.h>
Simon Glass691d7192020-05-10 11:40:02 -060015#include <init.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090016#include <malloc.h>
17#include <netdev.h>
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +090018#include <dm.h>
19#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090020#include <asm/processor.h>
21#include <asm/mach-types.h>
22#include <asm/io.h>
Simon Glassc05ed002020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090024#include <linux/errno.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090025#include <asm/arch/sys_proto.h>
26#include <asm/gpio.h>
27#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090028#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090029#include <asm/arch/mmc.h>
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090030#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090031#include <miiphy.h>
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +090032#include <i2c.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090033#include <mmc.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090034#include "qos.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090038#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090039void s_init(void)
40{
Nobuhiro Iwamatsudc535e12014-03-27 16:18:19 +090041 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
42 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090043
44 /* Watchdog init */
45 writel(0xA5A5A500, &rwdt->rwtcsra);
46 writel(0xA5A5A500, &swdt->swtcsra);
47
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090048 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090049 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090050 u32 stat = 0;
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090051 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
52 << PLL0_STC_BIT;
53 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090054
55 do {
56 stat = readl(PLLECR) & PLL0ST;
57 } while (stat == 0x0);
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090058 }
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090059
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090060 /* QoS(Quality-of-Service) Init */
61 qos_init();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090062}
63
Marek Vasute6027e62018-04-23 20:24:06 +020064#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090065
Marek Vasute6027e62018-04-23 20:24:06 +020066#define SD1CKCR 0xE6150078
67#define SD2CKCR 0xE615026C
68#define SD_97500KHZ 0x7
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090069
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090070int board_early_init_f(void)
71{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090072 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090073
74 /*
75 * SD0 clock is set to 97.5MHz by default.
Marek Vasute6027e62018-04-23 20:24:06 +020076 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090077 */
Marek Vasute6027e62018-04-23 20:24:06 +020078 writel(SD_97500KHZ, SD1CKCR);
79 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090080
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090081 return 0;
82}
83
Marek Vasute6027e62018-04-23 20:24:06 +020084#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
85
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090086int board_init(void)
87{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090088 /* adress of boot parameters */
Nobuhiro Iwamatsueeb266a2014-11-10 13:58:50 +090089 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090090
Marek Vasute6027e62018-04-23 20:24:06 +020091 /* Force ethernet PHY out of reset */
92 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
93 gpio_direction_output(ETHERNET_PHY_RESET, 0);
94 mdelay(10);
95 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090096
97 return 0;
98}
99
Marek Vasute6027e62018-04-23 20:24:06 +0200100int dram_init(void)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900101{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +0530102 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasute6027e62018-04-23 20:24:06 +0200103 return -EINVAL;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900104
Marek Vasute6027e62018-04-23 20:24:06 +0200105 return 0;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900106}
107
Marek Vasute6027e62018-04-23 20:24:06 +0200108int dram_init_banksize(void)
109{
110 fdtdec_setup_memory_banksize();
111
112 return 0;
113}
114
115/* KSZ8041NL/RNL */
116#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100117#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900118#define PHY_LED_MODE_ACK 0x4000
119int board_phy_config(struct phy_device *phydev)
120{
121 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
122 ret &= ~PHY_LED_MODE;
123 ret |= PHY_LED_MODE_ACK;
124 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
125
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900126 return 0;
127}
128
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900129void reset_cpu(ulong addr)
130{
Marek Vasute6027e62018-04-23 20:24:06 +0200131 struct udevice *dev;
132 const u8 pmic_bus = 2;
133 const u8 pmic_addr = 0x58;
134 u8 data;
135 int ret;
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +0900136
Marek Vasute6027e62018-04-23 20:24:06 +0200137 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
138 if (ret)
139 hang();
140
141 ret = dm_i2c_read(dev, 0x13, &data, 1);
142 if (ret)
143 hang();
144
145 data |= BIT(1);
146
147 ret = dm_i2c_write(dev, 0x13, &data, 1);
148 if (ret)
149 hang();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900150}
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900151
Marek Vasute6027e62018-04-23 20:24:06 +0200152enum env_location env_get_location(enum env_operation op, int prio)
153{
154 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900155
Marek Vasute6027e62018-04-23 20:24:06 +0200156 /* Block environment access if loaded using JTAG */
157 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
158 (op != ENVOP_INIT))
159 return ENVL_UNKNOWN;
160
161 if (prio)
162 return ENVL_UNKNOWN;
163
164 return ENVL_SPI_FLASH;
165}