blob: 28009cd86b12e96d010038081a00b31106a11730 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew8ae158c2007-08-16 15:05:11 -05002/*
3 * Configuation settings for the Freescale MCF54455 EVB board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew8ae158c2007-08-16 15:05:11 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050013#ifndef _M54455EVB_H
14#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050015
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050020#define CONFIG_M54455EVB /* M54455EVB board */
21
TsiChungLiew8ae158c2007-08-16 15:05:11 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050024
Angelo Dureghelloc74dda82017-05-14 21:42:27 +020025#define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*)
26
TsiChungLiew8ae158c2007-08-16 15:05:11 -050027#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050035
TsiChungLiew8ae158c2007-08-16 15:05:11 -050036/* Network configuration */
37#define CONFIG_MCFFEC
38#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050039# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050040# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041# define CONFIG_SYS_DISCOVER_PHY
42# define CONFIG_SYS_RX_ETH_BUFFER 8
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050044
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045# define CONFIG_SYS_FEC0_PINMUX 0
46# define CONFIG_SYS_FEC1_PINMUX 0
47# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
48# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050049# define MCFFEC_TOUT_LOOP 50000
50# define CONFIG_HAS_ETH1
51
TsiChungLiew8ae158c2007-08-16 15:05:11 -050052# define CONFIG_ETHPRIME "FEC0"
53# define CONFIG_IPADDR 192.162.1.2
54# define CONFIG_NETMASK 255.255.255.0
55# define CONFIG_SERVERIP 192.162.1.1
56# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
59# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050060# define FECDUPLEX FULL
61# define FECSPEED _100BASET
62# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
64# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050065# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050067#endif
68
Mario Six5bc05432018-03-28 14:38:20 +020069#define CONFIG_HOSTNAME "M54455EVB"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050071/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050073#define CONFIG_EXTRA_ENV_SETTINGS \
74 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020075 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050076 "loadaddr=0x40010000\0" \
77 "sbfhdr=sbfhdr.bin\0" \
78 "uboot=u-boot.bin\0" \
79 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020080 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050081 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080082 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050083 "sf erase 0 30000;" \
84 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050085 "save\0" \
86 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050087#else
88/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#ifdef CONFIG_SYS_ATMEL_BOOT
90# define CONFIG_SYS_UBOOT_END 0x0403FFFF
91#elif defined(CONFIG_SYS_INTEL_BOOT)
92# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050093#endif
94#define CONFIG_EXTRA_ENV_SETTINGS \
95 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020096 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050097 "loadaddr=0x40010000\0" \
98 "uboot=u-boot.bin\0" \
99 "load=tftp ${loadaddr} ${uboot}\0" \
100 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200101 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
102 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
103 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
104 __stringify(CONFIG_SYS_UBOOT_END) ";" \
105 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500106 " ${filesize}; save\0" \
107 ""
108#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500109
110/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500111#define CONFIG_IDE_RESET 1
112#define CONFIG_IDE_PREINIT 1
113#define CONFIG_ATAPI
114#undef CONFIG_LBA48
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_IDE_MAXBUS 1
117#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
120#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
123#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
124#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
125#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500126
127/* Realtime clock */
128#define CONFIG_MCFRTC
129#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500131
132/* Timer */
133#define CONFIG_MCFTMR
134#undef CONFIG_MCFPIT
135
136/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200137#define CONFIG_SYS_I2C
138#define CONFIG_SYS_I2C_FSL
139#define CONFIG_SYS_FSL_I2C_SPEED 80000
140#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800141#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500143
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500144/* DSPI and Serial Flash */
145#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500146#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500148#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500149
TsiChung Liewee0a8462009-06-30 14:18:29 +0000150# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
151 DSPI_CTAR_PCSSCK_1CLK | \
152 DSPI_CTAR_PASC(0) | \
153 DSPI_CTAR_PDT(0) | \
154 DSPI_CTAR_CSSCK(0) | \
155 DSPI_CTAR_ASC(0) | \
156 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500157#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500158
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500159/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500160#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500161#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
166#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
167#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
170#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
171#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
174#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
175#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500176#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500177
178/* FPGA - Spartan 2 */
179/* experiment
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500180#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_FPGA_PROG_FEEDBACK
182#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500183*/
184
185/* Input, PCI, Flexbus, and VCO */
186#define CONFIG_EXTRA_CLOCK
187
TsiChung Liew9f751552008-07-23 20:38:53 -0500188#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500193
194/*
195 * Low Level Configuration Settings
196 * (address mappings, register initial values, etc.)
197 * You should know what you are doing if you make changes here.
198 */
199
200/*-----------------------------------------------------------------------
201 * Definitions for initial stack pointer and data area (in DPRAM)
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200204#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200206#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200208#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500209
210/*-----------------------------------------------------------------------
211 * Start addresses for the final memory configuration
212 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500214 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_SDRAM_BASE 0x40000000
216#define CONFIG_SYS_SDRAM_BASE1 0x48000000
217#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
218#define CONFIG_SYS_SDRAM_CFG1 0x65311610
219#define CONFIG_SYS_SDRAM_CFG2 0x59670000
220#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
221#define CONFIG_SYS_SDRAM_EMOD 0x40010000
222#define CONFIG_SYS_SDRAM_MODE 0x00010033
223#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
226#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500227
TsiChung Liew9f751552008-07-23 20:38:53 -0500228#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800229# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200230# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500231#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500233#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
235#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800236
237/* Reserve 256 kB for malloc() */
238#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500239
240/*
241 * For booting Linux, the board info and command line data
242 * have to be in the first 8 MB of memory, since this is
243 * the maximum mapped by the Linux kernel during initialization ??
244 */
245/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500247
TsiChung Liew9f751552008-07-23 20:38:53 -0500248/*
249 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800250 * Environment is not embedded in u-boot. First time runing may have env
251 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500252 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500253#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200254# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500255#endif
256#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500257
258/*-----------------------------------------------------------------------
259 * FLASH organization
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000262# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
263# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200264# define CONFIG_ENV_OFFSET 0x30000
265# define CONFIG_ENV_SIZE 0x2000
266# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500267#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#ifdef CONFIG_SYS_ATMEL_BOOT
269# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
270# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
271# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800272# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
273# define CONFIG_ENV_SIZE 0x2000
274# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500275#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#ifdef CONFIG_SYS_INTEL_BOOT
277# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
278# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
279# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
280# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200281# define CONFIG_ENV_SIZE 0x2000
282# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500283#endif
284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_FLASH_CFI
286#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500287
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200288# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000289# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
291# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
292# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
293# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
294# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
295# define CONFIG_SYS_FLASH_CHECKSUM
296# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500297# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500298
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500299#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300# define CONFIG_SYS_ATMEL_REGION 4
301# define CONFIG_SYS_ATMEL_TOTALSECT 11
302# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
303# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500304#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500305#endif
306
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500307/*
308 * This is setting for JFFS2 support in u-boot.
309 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
310 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500311#ifdef CONFIG_CMD_JFFS2
312#ifdef CF_STMICRO_BOOT
313# define CONFIG_JFFS2_DEV "nor1"
314# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500316#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500318# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500319# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500321#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500323# define CONFIG_JFFS2_DEV "nor0"
324# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500326#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500327#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500328
329/*-----------------------------------------------------------------------
330 * Cache Configuration
331 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500333
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600334#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200335 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600336#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200337 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600338#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
339#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
340#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
341 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
342 CF_ACR_EN | CF_ACR_SM_ALL)
343#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
344 CF_CACR_ICINVA | CF_CACR_EUSP)
345#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
346 CF_CACR_DEC | CF_CACR_DDCM_P | \
347 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
348
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500349/*-----------------------------------------------------------------------
350 * Memory bank definitions
351 */
352/*
353 * CS0 - NOR Flash 1, 2, 4, or 8MB
354 * CS1 - CompactFlash and registers
355 * CS2 - CPLD
356 * CS3 - FPGA
357 * CS4 - Available
358 * CS5 - Available
359 */
360
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500362 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_CS0_BASE 0x04000000
364#define CONFIG_SYS_CS0_MASK 0x00070001
365#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500366/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_CS1_BASE 0x00000000
368#define CONFIG_SYS_CS1_MASK 0x01FF0001
369#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500370
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500372#else
373/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_CS0_BASE 0x00000000
375#define CONFIG_SYS_CS0_MASK 0x01FF0001
376#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500377 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_CS1_BASE 0x04000000
379#define CONFIG_SYS_CS1_MASK 0x00070001
380#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500381
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500383#endif
384
385/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_CS2_BASE 0x08000000
387#define CONFIG_SYS_CS2_MASK 0x00070001
388#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500389
390/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_CS3_BASE 0x09000000
392#define CONFIG_SYS_CS3_MASK 0x00070001
393#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500394
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500395#endif /* _M54455EVB_H */