Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de. |
| 4 | * |
| 5 | * This driver for AMD PCnet network controllers is derived from the |
| 6 | * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | 1eb69ae | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 10 | #include <cpu_func.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 11 | #include <log.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 12 | #include <malloc.h> |
Marek Vasut | 1c38c36 | 2020-05-17 16:16:45 +0200 | [diff] [blame] | 13 | #include <memalign.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 14 | #include <net.h> |
Ben Warren | e309053 | 2008-08-31 10:08:43 -0700 | [diff] [blame] | 15 | #include <netdev.h> |
Simon Glass | 90526e9 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 16 | #include <asm/cache.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 17 | #include <asm/io.h> |
| 18 | #include <pci.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 19 | #include <linux/delay.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 20 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 21 | #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 22 | |
Wolfgang Denk | 138b608 | 2011-11-05 05:12:58 +0000 | [diff] [blame] | 23 | #define PCNET_DEBUG1(fmt,args...) \ |
| 24 | debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args) |
| 25 | #define PCNET_DEBUG2(fmt,args...) \ |
| 26 | debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 27 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 28 | /* |
| 29 | * Set the number of Tx and Rx buffers, using Log_2(# buffers). |
| 30 | * Reasonable default values are 4 Tx buffers, and 16 Rx buffers. |
| 31 | * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4). |
| 32 | */ |
| 33 | #define PCNET_LOG_TX_BUFFERS 0 |
| 34 | #define PCNET_LOG_RX_BUFFERS 2 |
| 35 | |
| 36 | #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS)) |
| 37 | #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12) |
| 38 | |
| 39 | #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS)) |
| 40 | #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4) |
| 41 | |
| 42 | #define PKT_BUF_SZ 1544 |
| 43 | |
| 44 | /* The PCNET Rx and Tx ring descriptors. */ |
| 45 | struct pcnet_rx_head { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 46 | u32 base; |
| 47 | s16 buf_length; |
| 48 | s16 status; |
| 49 | u32 msg_length; |
| 50 | u32 reserved; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 51 | }; |
| 52 | |
| 53 | struct pcnet_tx_head { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 54 | u32 base; |
| 55 | s16 length; |
| 56 | s16 status; |
| 57 | u32 misc; |
| 58 | u32 reserved; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 59 | }; |
| 60 | |
| 61 | /* The PCNET 32-Bit initialization block, described in databook. */ |
| 62 | struct pcnet_init_block { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 63 | u16 mode; |
| 64 | u16 tlen_rlen; |
| 65 | u8 phys_addr[6]; |
| 66 | u16 reserved; |
| 67 | u32 filter[2]; |
| 68 | /* Receive and transmit ring base, along with extra bits. */ |
| 69 | u32 rx_ring; |
| 70 | u32 tx_ring; |
| 71 | u32 reserved2; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 72 | }; |
| 73 | |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 74 | struct pcnet_uncached_priv { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 75 | struct pcnet_rx_head rx_ring[RX_RING_SIZE]; |
| 76 | struct pcnet_tx_head tx_ring[TX_RING_SIZE]; |
| 77 | struct pcnet_init_block init_block; |
Marek Vasut | 1c38c36 | 2020-05-17 16:16:45 +0200 | [diff] [blame] | 78 | } __aligned(ARCH_DMA_MINALIGN); |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 79 | |
Marek Vasut | 97d5c14 | 2020-05-17 15:10:41 +0200 | [diff] [blame] | 80 | struct pcnet_priv { |
Marek Vasut | 1c38c36 | 2020-05-17 16:16:45 +0200 | [diff] [blame] | 81 | struct pcnet_uncached_priv ucp; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 82 | /* Receive Buffer space */ |
Marek Vasut | 1c38c36 | 2020-05-17 16:16:45 +0200 | [diff] [blame] | 83 | unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4]; |
| 84 | struct pcnet_uncached_priv *uc; |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 85 | pci_dev_t dev; |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 86 | void __iomem *iobase; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 87 | int cur_rx; |
| 88 | int cur_tx; |
Marek Vasut | 97d5c14 | 2020-05-17 15:10:41 +0200 | [diff] [blame] | 89 | }; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 90 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 91 | /* Offsets from base I/O address for WIO mode */ |
| 92 | #define PCNET_RDP 0x10 |
| 93 | #define PCNET_RAP 0x12 |
| 94 | #define PCNET_RESET 0x14 |
| 95 | #define PCNET_BDP 0x16 |
| 96 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 97 | static u16 pcnet_read_csr(struct pcnet_priv *lp, int index) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 98 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 99 | writew(index, lp->iobase + PCNET_RAP); |
| 100 | return readw(lp->iobase + PCNET_RDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 101 | } |
| 102 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 103 | static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 104 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 105 | writew(index, lp->iobase + PCNET_RAP); |
| 106 | writew(val, lp->iobase + PCNET_RDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 109 | static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 110 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 111 | writew(index, lp->iobase + PCNET_RAP); |
| 112 | return readw(lp->iobase + PCNET_BDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 113 | } |
| 114 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 115 | static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 116 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 117 | writew(index, lp->iobase + PCNET_RAP); |
| 118 | writew(val, lp->iobase + PCNET_BDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 119 | } |
| 120 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 121 | static void pcnet_reset(struct pcnet_priv *lp) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 122 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 123 | readw(lp->iobase + PCNET_RESET); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 124 | } |
| 125 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 126 | static int pcnet_check(struct pcnet_priv *lp) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 127 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 128 | writew(88, lp->iobase + PCNET_RAP); |
| 129 | return readw(lp->iobase + PCNET_RAP) == 88; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 130 | } |
| 131 | |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 132 | static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr) |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 133 | { |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 134 | void *virt_addr = addr; |
| 135 | |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 136 | return pci_virt_to_mem(lp->dev, virt_addr); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 137 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 138 | |
| 139 | static struct pci_device_id supported[] = { |
Marek Vasut | e4797c3 | 2020-05-17 17:33:17 +0200 | [diff] [blame] | 140 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) }, |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 141 | {} |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 142 | }; |
| 143 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 144 | static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 145 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 146 | struct pcnet_priv *lp = dev->priv; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 147 | int chip_version; |
| 148 | char *chipname; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 149 | int i; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 150 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 151 | /* Reset the PCnet controller */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 152 | pcnet_reset(lp); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 153 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 154 | /* Check if register access is working */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 155 | if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 156 | printf("%s: CSR register access check failed\n", dev->name); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 157 | return -1; |
| 158 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 159 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 160 | /* Identify the chip */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 161 | chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 162 | if ((chip_version & 0xfff) != 0x003) |
| 163 | return -1; |
| 164 | chip_version = (chip_version >> 12) & 0xffff; |
| 165 | switch (chip_version) { |
| 166 | case 0x2621: |
| 167 | chipname = "PCnet/PCI II 79C970A"; /* PCI */ |
| 168 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 169 | case 0x2625: |
| 170 | chipname = "PCnet/FAST III 79C973"; /* PCI */ |
| 171 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 172 | case 0x2627: |
| 173 | chipname = "PCnet/FAST III 79C975"; /* PCI */ |
| 174 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 175 | default: |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 176 | printf("%s: PCnet version %#x not supported\n", |
| 177 | dev->name, chip_version); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 178 | return -1; |
| 179 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 180 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 181 | PCNET_DEBUG1("AMD %s\n", chipname); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 182 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 183 | /* |
| 184 | * In most chips, after a chip reset, the ethernet address is read from |
| 185 | * the station address PROM at the base address and programmed into the |
| 186 | * "Physical Address Registers" CSR12-14. |
| 187 | */ |
| 188 | for (i = 0; i < 3; i++) { |
| 189 | unsigned int val; |
| 190 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 191 | val = pcnet_read_csr(lp, i + 12) & 0x0ffff; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 192 | /* There may be endianness issues here. */ |
| 193 | dev->enetaddr[2 * i] = val & 0x0ff; |
| 194 | dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff; |
| 195 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 196 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 197 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 198 | } |
| 199 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 200 | static int pcnet_init(struct eth_device *dev, bd_t *bis) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 201 | { |
Marek Vasut | fdf6cbe | 2020-05-17 16:47:07 +0200 | [diff] [blame] | 202 | struct pcnet_priv *lp = dev->priv; |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 203 | struct pcnet_uncached_priv *uc; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 204 | int i, val; |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 205 | unsigned long addr; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 206 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 207 | PCNET_DEBUG1("%s: pcnet_init...\n", dev->name); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 208 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 209 | /* Switch pcnet to 32bit mode */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 210 | pcnet_write_bcr(lp, 20, 2); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 211 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 212 | /* Set/reset autoselect bit */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 213 | val = pcnet_read_bcr(lp, 2) & ~2; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 214 | val |= 2; |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 215 | pcnet_write_bcr(lp, 2, val); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 216 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 217 | /* Enable auto negotiate, setup, disable fd */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 218 | val = pcnet_read_bcr(lp, 32) & ~0x98; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 219 | val |= 0x20; |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 220 | pcnet_write_bcr(lp, 32, val); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 221 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 222 | /* |
Paul Burton | 62715a2 | 2013-11-08 11:18:46 +0000 | [diff] [blame] | 223 | * Enable NOUFLO on supported controllers, with the transmit |
| 224 | * start point set to the full packet. This will cause entire |
| 225 | * packets to be buffered by the ethernet controller before |
| 226 | * transmission, eliminating underflows which are common on |
| 227 | * slower devices. Controllers which do not support NOUFLO will |
| 228 | * simply be left with a larger transmit FIFO threshold. |
| 229 | */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 230 | val = pcnet_read_bcr(lp, 18); |
Paul Burton | 62715a2 | 2013-11-08 11:18:46 +0000 | [diff] [blame] | 231 | val |= 1 << 11; |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 232 | pcnet_write_bcr(lp, 18, val); |
| 233 | val = pcnet_read_csr(lp, 80); |
Paul Burton | 62715a2 | 2013-11-08 11:18:46 +0000 | [diff] [blame] | 234 | val |= 0x3 << 10; |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 235 | pcnet_write_csr(lp, 80, val); |
Paul Burton | 62715a2 | 2013-11-08 11:18:46 +0000 | [diff] [blame] | 236 | |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 237 | uc = lp->uc; |
| 238 | |
| 239 | uc->init_block.mode = cpu_to_le16(0x0000); |
| 240 | uc->init_block.filter[0] = 0x00000000; |
| 241 | uc->init_block.filter[1] = 0x00000000; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 242 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 243 | /* |
| 244 | * Initialize the Rx ring. |
| 245 | */ |
| 246 | lp->cur_rx = 0; |
| 247 | for (i = 0; i < RX_RING_SIZE; i++) { |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 248 | addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 249 | uc->rx_ring[i].base = cpu_to_le32(addr); |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 250 | uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ); |
| 251 | uc->rx_ring[i].status = cpu_to_le16(0x8000); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 252 | PCNET_DEBUG1 |
| 253 | ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i, |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 254 | uc->rx_ring[i].base, uc->rx_ring[i].buf_length, |
| 255 | uc->rx_ring[i].status); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 256 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 257 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 258 | /* |
| 259 | * Initialize the Tx ring. The Tx buffer address is filled in as |
| 260 | * needed, but we do need to clear the upper ownership bit. |
| 261 | */ |
| 262 | lp->cur_tx = 0; |
| 263 | for (i = 0; i < TX_RING_SIZE; i++) { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 264 | uc->tx_ring[i].base = 0; |
| 265 | uc->tx_ring[i].status = 0; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | /* |
| 269 | * Setup Init Block. |
| 270 | */ |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 271 | PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 272 | |
| 273 | for (i = 0; i < 6; i++) { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 274 | lp->uc->init_block.phys_addr[i] = dev->enetaddr[i]; |
| 275 | PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 276 | } |
| 277 | |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 278 | uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 279 | RX_RING_LEN_BITS); |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 280 | addr = pcnet_virt_to_mem(lp, uc->rx_ring); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 281 | uc->init_block.rx_ring = cpu_to_le32(addr); |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 282 | addr = pcnet_virt_to_mem(lp, uc->tx_ring); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 283 | uc->init_block.tx_ring = cpu_to_le32(addr); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 284 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 285 | PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n", |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 286 | uc->init_block.tlen_rlen, |
| 287 | uc->init_block.rx_ring, uc->init_block.tx_ring); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 288 | |
| 289 | /* |
| 290 | * Tell the controller where the Init Block is located. |
| 291 | */ |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 292 | barrier(); |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 293 | addr = pcnet_virt_to_mem(lp, &lp->uc->init_block); |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 294 | pcnet_write_csr(lp, 1, addr & 0xffff); |
| 295 | pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 296 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 297 | pcnet_write_csr(lp, 4, 0x0915); |
| 298 | pcnet_write_csr(lp, 0, 0x0001); /* start */ |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 299 | |
| 300 | /* Wait for Init Done bit */ |
| 301 | for (i = 10000; i > 0; i--) { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 302 | if (pcnet_read_csr(lp, 0) & 0x0100) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 303 | break; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 304 | udelay(10); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 305 | } |
| 306 | if (i <= 0) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 307 | printf("%s: TIMEOUT: controller init failed\n", dev->name); |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 308 | pcnet_reset(lp); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 309 | return -1; |
| 310 | } |
| 311 | |
| 312 | /* |
| 313 | * Finally start network controller operation. |
| 314 | */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 315 | pcnet_write_csr(lp, 0, 0x0002); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 316 | |
| 317 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 318 | } |
| 319 | |
Joe Hershberger | f92a151 | 2012-05-22 18:09:56 +0000 | [diff] [blame] | 320 | static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 321 | { |
Marek Vasut | fdf6cbe | 2020-05-17 16:47:07 +0200 | [diff] [blame] | 322 | struct pcnet_priv *lp = dev->priv; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 323 | int i, status; |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 324 | u32 addr; |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 325 | struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx]; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 326 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 327 | PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len, |
| 328 | packet); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 329 | |
Paul Burton | f3ac866 | 2013-11-08 11:18:45 +0000 | [diff] [blame] | 330 | flush_dcache_range((unsigned long)packet, |
| 331 | (unsigned long)packet + pkt_len); |
| 332 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 333 | /* Wait for completion by testing the OWN bit */ |
| 334 | for (i = 1000; i > 0; i--) { |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 335 | status = readw(&entry->status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 336 | if ((status & 0x8000) == 0) |
| 337 | break; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 338 | udelay(100); |
| 339 | PCNET_DEBUG2("."); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 340 | } |
| 341 | if (i <= 0) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 342 | printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n", |
| 343 | dev->name, lp->cur_tx, status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 344 | pkt_len = 0; |
| 345 | goto failure; |
| 346 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 347 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 348 | /* |
| 349 | * Setup Tx ring. Caution: the write order is important here, |
| 350 | * set the status with the "ownership" bits last. |
| 351 | */ |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 352 | addr = pcnet_virt_to_mem(lp, packet); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 353 | writew(-pkt_len, &entry->length); |
| 354 | writel(0, &entry->misc); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 355 | writel(addr, &entry->base); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 356 | writew(0x8300, &entry->status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 357 | |
| 358 | /* Trigger an immediate send poll. */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 359 | pcnet_write_csr(lp, 0, 0x0008); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 360 | |
| 361 | failure: |
| 362 | if (++lp->cur_tx >= TX_RING_SIZE) |
| 363 | lp->cur_tx = 0; |
| 364 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 365 | PCNET_DEBUG2("done\n"); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 366 | return pkt_len; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 369 | static int pcnet_recv (struct eth_device *dev) |
| 370 | { |
Marek Vasut | fdf6cbe | 2020-05-17 16:47:07 +0200 | [diff] [blame] | 371 | struct pcnet_priv *lp = dev->priv; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 372 | struct pcnet_rx_head *entry; |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 373 | unsigned char *buf; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 374 | int pkt_len = 0; |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 375 | u16 status, err_status; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 376 | |
| 377 | while (1) { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 378 | entry = &lp->uc->rx_ring[lp->cur_rx]; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 379 | /* |
| 380 | * If we own the next entry, it's a new packet. Send it up. |
| 381 | */ |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 382 | status = readw(&entry->status); |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 383 | if ((status & 0x8000) != 0) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 384 | break; |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 385 | err_status = status >> 8; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 386 | |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 387 | if (err_status != 0x03) { /* There was an error. */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 388 | printf("%s: Rx%d", dev->name, lp->cur_rx); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 389 | PCNET_DEBUG1(" (status=0x%x)", err_status); |
| 390 | if (err_status & 0x20) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 391 | printf(" Frame"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 392 | if (err_status & 0x10) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 393 | printf(" Overflow"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 394 | if (err_status & 0x08) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 395 | printf(" CRC"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 396 | if (err_status & 0x04) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 397 | printf(" Fifo"); |
| 398 | printf(" Error\n"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 399 | status &= 0x03ff; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 400 | |
| 401 | } else { |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 402 | pkt_len = (readl(&entry->msg_length) & 0xfff) - 4; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 403 | if (pkt_len < 60) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 404 | printf("%s: Rx%d: invalid packet length %d\n", |
| 405 | dev->name, lp->cur_rx, pkt_len); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 406 | } else { |
Marek Vasut | 1c38c36 | 2020-05-17 16:16:45 +0200 | [diff] [blame] | 407 | buf = lp->rx_buf[lp->cur_rx]; |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 408 | invalidate_dcache_range((unsigned long)buf, |
| 409 | (unsigned long)buf + pkt_len); |
Joe Hershberger | 1fd92db | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 410 | net_process_received_packet(buf, pkt_len); |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 411 | PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n", |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 412 | lp->cur_rx, pkt_len, buf); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 413 | } |
| 414 | } |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 415 | |
| 416 | status |= 0x8000; |
| 417 | writew(status, &entry->status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 418 | |
| 419 | if (++lp->cur_rx >= RX_RING_SIZE) |
| 420 | lp->cur_rx = 0; |
| 421 | } |
| 422 | return pkt_len; |
| 423 | } |
| 424 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 425 | static void pcnet_halt(struct eth_device *dev) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 426 | { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 427 | struct pcnet_priv *lp = dev->priv; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 428 | int i; |
| 429 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 430 | PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 431 | |
| 432 | /* Reset the PCnet controller */ |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 433 | pcnet_reset(lp); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 434 | |
| 435 | /* Wait for Stop bit */ |
| 436 | for (i = 1000; i > 0; i--) { |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 437 | if (pcnet_read_csr(lp, 0) & 0x4) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 438 | break; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 439 | udelay(10); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 440 | } |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 441 | if (i <= 0) |
| 442 | printf("%s: TIMEOUT: controller reset failed\n", dev->name); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 443 | } |
Marek Vasut | 69e08bd | 2020-05-17 16:31:41 +0200 | [diff] [blame] | 444 | |
| 445 | int pcnet_initialize(bd_t *bis) |
| 446 | { |
| 447 | pci_dev_t devbusfn; |
| 448 | struct eth_device *dev; |
Marek Vasut | fdf6cbe | 2020-05-17 16:47:07 +0200 | [diff] [blame] | 449 | struct pcnet_priv *lp; |
Marek Vasut | 69e08bd | 2020-05-17 16:31:41 +0200 | [diff] [blame] | 450 | u16 command, status; |
| 451 | int dev_nr = 0; |
| 452 | u32 bar; |
| 453 | |
| 454 | PCNET_DEBUG1("\npcnet_initialize...\n"); |
| 455 | |
| 456 | for (dev_nr = 0; ; dev_nr++) { |
| 457 | /* |
| 458 | * Find the PCnet PCI device(s). |
| 459 | */ |
| 460 | devbusfn = pci_find_devices(supported, dev_nr); |
| 461 | if (devbusfn < 0) |
| 462 | break; |
| 463 | |
| 464 | /* |
| 465 | * Allocate and pre-fill the device structure. |
| 466 | */ |
| 467 | dev = calloc(1, sizeof(*dev)); |
| 468 | if (!dev) { |
| 469 | printf("pcnet: Can not allocate memory\n"); |
| 470 | break; |
| 471 | } |
| 472 | |
| 473 | /* |
| 474 | * We only maintain one structure because the drivers will |
| 475 | * never be used concurrently. In 32bit mode the RX and TX |
| 476 | * ring entries must be aligned on 16-byte boundaries. |
| 477 | */ |
Marek Vasut | fdf6cbe | 2020-05-17 16:47:07 +0200 | [diff] [blame] | 478 | lp = malloc_cache_aligned(sizeof(*lp)); |
| 479 | lp->uc = map_physmem((phys_addr_t)&lp->ucp, |
| 480 | sizeof(lp->ucp), MAP_NOCACHE); |
Marek Vasut | 60074d9 | 2020-05-17 16:31:04 +0200 | [diff] [blame] | 481 | lp->dev = devbusfn; |
Marek Vasut | fdf6cbe | 2020-05-17 16:47:07 +0200 | [diff] [blame] | 482 | flush_dcache_range((unsigned long)lp, |
| 483 | (unsigned long)lp + sizeof(*lp)); |
| 484 | dev->priv = lp; |
Marek Vasut | 69e08bd | 2020-05-17 16:31:41 +0200 | [diff] [blame] | 485 | sprintf(dev->name, "pcnet#%d", dev_nr); |
| 486 | |
| 487 | /* |
| 488 | * Setup the PCI device. |
| 489 | */ |
| 490 | pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar); |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 491 | lp->iobase = (void *)(pci_mem_to_phys(devbusfn, bar) & ~0xf); |
Marek Vasut | 69e08bd | 2020-05-17 16:31:41 +0200 | [diff] [blame] | 492 | |
Marek Vasut | 3b2d63a | 2020-05-17 17:00:42 +0200 | [diff] [blame^] | 493 | PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%p: ", |
| 494 | dev->name, devbusfn, lp->iobase); |
Marek Vasut | 69e08bd | 2020-05-17 16:31:41 +0200 | [diff] [blame] | 495 | |
| 496 | command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER; |
| 497 | pci_write_config_word(devbusfn, PCI_COMMAND, command); |
| 498 | pci_read_config_word(devbusfn, PCI_COMMAND, &status); |
| 499 | if ((status & command) != command) { |
| 500 | printf("%s: Couldn't enable IO access or Bus Mastering\n", |
| 501 | dev->name); |
| 502 | free(dev); |
| 503 | continue; |
| 504 | } |
| 505 | |
| 506 | pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40); |
| 507 | |
| 508 | /* |
| 509 | * Probe the PCnet chip. |
| 510 | */ |
| 511 | if (pcnet_probe(dev, bis, dev_nr) < 0) { |
| 512 | free(dev); |
| 513 | continue; |
| 514 | } |
| 515 | |
| 516 | /* |
| 517 | * Setup device structure and register the driver. |
| 518 | */ |
| 519 | dev->init = pcnet_init; |
| 520 | dev->halt = pcnet_halt; |
| 521 | dev->send = pcnet_send; |
| 522 | dev->recv = pcnet_recv; |
| 523 | |
| 524 | eth_register(dev); |
| 525 | } |
| 526 | |
| 527 | udelay(10 * 1000); |
| 528 | |
| 529 | return dev_nr; |
| 530 | } |