blob: b0bd4af2039377b95b27bfceda4153b07f51f4b8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut1c38c362020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk138b6082011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burtonf1ae3822014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut1c38c362020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burtonf1ae3822014-04-07 16:41:46 +010079
Marek Vasut97d5c142020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut1c38c362020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut1c38c362020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Marek Vasut60074d92020-05-17 16:31:04 +020085 pci_dev_t dev;
Marek Vasut3b2d63a2020-05-17 17:00:42 +020086 void __iomem *iobase;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020087 int cur_rx;
88 int cur_tx;
Marek Vasut97d5c142020-05-17 15:10:41 +020089};
wdenkc6097192002-11-03 00:24:07 +000090
wdenkc6097192002-11-03 00:24:07 +000091/* Offsets from base I/O address for WIO mode */
92#define PCNET_RDP 0x10
93#define PCNET_RAP 0x12
94#define PCNET_RESET 0x14
95#define PCNET_BDP 0x16
96
Marek Vasut3b2d63a2020-05-17 17:00:42 +020097static u16 pcnet_read_csr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +000098{
Marek Vasut3b2d63a2020-05-17 17:00:42 +020099 writew(index, lp->iobase + PCNET_RAP);
100 return readw(lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000101}
102
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200103static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000104{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200105 writew(index, lp->iobase + PCNET_RAP);
106 writew(val, lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000107}
108
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200109static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000110{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200111 writew(index, lp->iobase + PCNET_RAP);
112 return readw(lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000113}
114
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200115static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000116{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200117 writew(index, lp->iobase + PCNET_RAP);
118 writew(val, lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000119}
120
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200121static void pcnet_reset(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000122{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200123 readw(lp->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000124}
125
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200126static int pcnet_check(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000127{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200128 writew(88, lp->iobase + PCNET_RAP);
129 return readw(lp->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000130}
131
Marek Vasut60074d92020-05-17 16:31:04 +0200132static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100133{
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100134 void *virt_addr = addr;
135
Marek Vasut60074d92020-05-17 16:31:04 +0200136 return pci_virt_to_mem(lp->dev, virt_addr);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100137}
wdenkc6097192002-11-03 00:24:07 +0000138
139static struct pci_device_id supported[] = {
Marek Vasute4797c32020-05-17 17:33:17 +0200140 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200141 {}
wdenkc6097192002-11-03 00:24:07 +0000142};
143
Paul Burton6011dab2013-11-08 11:18:43 +0000144static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000145{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200146 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200147 int chip_version;
148 char *chipname;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200149 int i;
wdenkc6097192002-11-03 00:24:07 +0000150
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200151 /* Reset the PCnet controller */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200152 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000153
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200154 /* Check if register access is working */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200155 if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) {
Paul Burton6011dab2013-11-08 11:18:43 +0000156 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200157 return -1;
158 }
wdenkc6097192002-11-03 00:24:07 +0000159
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200160 /* Identify the chip */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200161 chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200162 if ((chip_version & 0xfff) != 0x003)
163 return -1;
164 chip_version = (chip_version >> 12) & 0xffff;
165 switch (chip_version) {
166 case 0x2621:
167 chipname = "PCnet/PCI II 79C970A"; /* PCI */
168 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200169 case 0x2625:
170 chipname = "PCnet/FAST III 79C973"; /* PCI */
171 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200172 case 0x2627:
173 chipname = "PCnet/FAST III 79C975"; /* PCI */
174 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200175 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000176 printf("%s: PCnet version %#x not supported\n",
177 dev->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200178 return -1;
179 }
wdenkc6097192002-11-03 00:24:07 +0000180
Paul Burton6011dab2013-11-08 11:18:43 +0000181 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000182
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200183 /*
184 * In most chips, after a chip reset, the ethernet address is read from
185 * the station address PROM at the base address and programmed into the
186 * "Physical Address Registers" CSR12-14.
187 */
188 for (i = 0; i < 3; i++) {
189 unsigned int val;
190
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200191 val = pcnet_read_csr(lp, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200192 /* There may be endianness issues here. */
193 dev->enetaddr[2 * i] = val & 0x0ff;
194 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
195 }
wdenkc6097192002-11-03 00:24:07 +0000196
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200197 return 0;
wdenkc6097192002-11-03 00:24:07 +0000198}
199
Paul Burton6011dab2013-11-08 11:18:43 +0000200static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000201{
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200202 struct pcnet_priv *lp = dev->priv;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100203 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200204 int i, val;
Paul Burton442d2e02016-05-26 14:49:35 +0100205 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000206
Paul Burton6011dab2013-11-08 11:18:43 +0000207 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000208
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200209 /* Switch pcnet to 32bit mode */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200210 pcnet_write_bcr(lp, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000211
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200212 /* Set/reset autoselect bit */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200213 val = pcnet_read_bcr(lp, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200214 val |= 2;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200215 pcnet_write_bcr(lp, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000216
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200217 /* Enable auto negotiate, setup, disable fd */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200218 val = pcnet_read_bcr(lp, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200219 val |= 0x20;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200220 pcnet_write_bcr(lp, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000221
wdenkc6097192002-11-03 00:24:07 +0000222 /*
Paul Burton62715a22013-11-08 11:18:46 +0000223 * Enable NOUFLO on supported controllers, with the transmit
224 * start point set to the full packet. This will cause entire
225 * packets to be buffered by the ethernet controller before
226 * transmission, eliminating underflows which are common on
227 * slower devices. Controllers which do not support NOUFLO will
228 * simply be left with a larger transmit FIFO threshold.
229 */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200230 val = pcnet_read_bcr(lp, 18);
Paul Burton62715a22013-11-08 11:18:46 +0000231 val |= 1 << 11;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200232 pcnet_write_bcr(lp, 18, val);
233 val = pcnet_read_csr(lp, 80);
Paul Burton62715a22013-11-08 11:18:46 +0000234 val |= 0x3 << 10;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200235 pcnet_write_csr(lp, 80, val);
Paul Burton62715a22013-11-08 11:18:46 +0000236
Paul Burtonf1ae3822014-04-07 16:41:46 +0100237 uc = lp->uc;
238
239 uc->init_block.mode = cpu_to_le16(0x0000);
240 uc->init_block.filter[0] = 0x00000000;
241 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000242
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200243 /*
244 * Initialize the Rx ring.
245 */
246 lp->cur_rx = 0;
247 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut60074d92020-05-17 16:31:04 +0200248 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100249 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100250 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
251 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200252 PCNET_DEBUG1
253 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100254 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
255 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000256 }
wdenkc6097192002-11-03 00:24:07 +0000257
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200258 /*
259 * Initialize the Tx ring. The Tx buffer address is filled in as
260 * needed, but we do need to clear the upper ownership bit.
261 */
262 lp->cur_tx = 0;
263 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100264 uc->tx_ring[i].base = 0;
265 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200266 }
267
268 /*
269 * Setup Init Block.
270 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100271 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200272
273 for (i = 0; i < 6; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100274 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
275 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200276 }
277
Paul Burtonf1ae3822014-04-07 16:41:46 +0100278 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000279 RX_RING_LEN_BITS);
Marek Vasut60074d92020-05-17 16:31:04 +0200280 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100281 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut60074d92020-05-17 16:31:04 +0200282 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100283 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200284
Paul Burton6011dab2013-11-08 11:18:43 +0000285 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100286 uc->init_block.tlen_rlen,
287 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200288
289 /*
290 * Tell the controller where the Init Block is located.
291 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100292 barrier();
Marek Vasut60074d92020-05-17 16:31:04 +0200293 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200294 pcnet_write_csr(lp, 1, addr & 0xffff);
295 pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200296
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200297 pcnet_write_csr(lp, 4, 0x0915);
298 pcnet_write_csr(lp, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200299
300 /* Wait for Init Done bit */
301 for (i = 10000; i > 0; i--) {
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200302 if (pcnet_read_csr(lp, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200303 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000304 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200305 }
306 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000307 printf("%s: TIMEOUT: controller init failed\n", dev->name);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200308 pcnet_reset(lp);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200309 return -1;
310 }
311
312 /*
313 * Finally start network controller operation.
314 */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200315 pcnet_write_csr(lp, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200316
317 return 0;
wdenkc6097192002-11-03 00:24:07 +0000318}
319
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000320static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000321{
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200322 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200323 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100324 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100325 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000326
Paul Burton6011dab2013-11-08 11:18:43 +0000327 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
328 packet);
wdenkc6097192002-11-03 00:24:07 +0000329
Paul Burtonf3ac8662013-11-08 11:18:45 +0000330 flush_dcache_range((unsigned long)packet,
331 (unsigned long)packet + pkt_len);
332
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200333 /* Wait for completion by testing the OWN bit */
334 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100335 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200336 if ((status & 0x8000) == 0)
337 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000338 udelay(100);
339 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200340 }
341 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000342 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
343 dev->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200344 pkt_len = 0;
345 goto failure;
346 }
wdenkc6097192002-11-03 00:24:07 +0000347
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200348 /*
349 * Setup Tx ring. Caution: the write order is important here,
350 * set the status with the "ownership" bits last.
351 */
Marek Vasut60074d92020-05-17 16:31:04 +0200352 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton6fb49e42014-04-07 16:41:48 +0100353 writew(-pkt_len, &entry->length);
354 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100355 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100356 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200357
358 /* Trigger an immediate send poll. */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200359 pcnet_write_csr(lp, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200360
361 failure:
362 if (++lp->cur_tx >= TX_RING_SIZE)
363 lp->cur_tx = 0;
364
Paul Burton6011dab2013-11-08 11:18:43 +0000365 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200366 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000367}
368
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200369static int pcnet_recv (struct eth_device *dev)
370{
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200371 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200372 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100373 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200374 int pkt_len = 0;
Paul Burton6fb49e42014-04-07 16:41:48 +0100375 u16 status, err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200376
377 while (1) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100378 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200379 /*
380 * If we own the next entry, it's a new packet. Send it up.
381 */
Paul Burton6fb49e42014-04-07 16:41:48 +0100382 status = readw(&entry->status);
Paul Burton6011dab2013-11-08 11:18:43 +0000383 if ((status & 0x8000) != 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200384 break;
Paul Burton6fb49e42014-04-07 16:41:48 +0100385 err_status = status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200386
Paul Burton6fb49e42014-04-07 16:41:48 +0100387 if (err_status != 0x03) { /* There was an error. */
Paul Burton6011dab2013-11-08 11:18:43 +0000388 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton6fb49e42014-04-07 16:41:48 +0100389 PCNET_DEBUG1(" (status=0x%x)", err_status);
390 if (err_status & 0x20)
Paul Burton6011dab2013-11-08 11:18:43 +0000391 printf(" Frame");
Paul Burton6fb49e42014-04-07 16:41:48 +0100392 if (err_status & 0x10)
Paul Burton6011dab2013-11-08 11:18:43 +0000393 printf(" Overflow");
Paul Burton6fb49e42014-04-07 16:41:48 +0100394 if (err_status & 0x08)
Paul Burton6011dab2013-11-08 11:18:43 +0000395 printf(" CRC");
Paul Burton6fb49e42014-04-07 16:41:48 +0100396 if (err_status & 0x04)
Paul Burton6011dab2013-11-08 11:18:43 +0000397 printf(" Fifo");
398 printf(" Error\n");
Paul Burton6fb49e42014-04-07 16:41:48 +0100399 status &= 0x03ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200400
401 } else {
Paul Burton6fb49e42014-04-07 16:41:48 +0100402 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200403 if (pkt_len < 60) {
Paul Burton6011dab2013-11-08 11:18:43 +0000404 printf("%s: Rx%d: invalid packet length %d\n",
405 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200406 } else {
Marek Vasut1c38c362020-05-17 16:16:45 +0200407 buf = lp->rx_buf[lp->cur_rx];
Paul Burtona354ddc2014-04-07 16:41:47 +0100408 invalidate_dcache_range((unsigned long)buf,
409 (unsigned long)buf + pkt_len);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500410 net_process_received_packet(buf, pkt_len);
Paul Burton6011dab2013-11-08 11:18:43 +0000411 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burtona354ddc2014-04-07 16:41:47 +0100412 lp->cur_rx, pkt_len, buf);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200413 }
414 }
Paul Burton6fb49e42014-04-07 16:41:48 +0100415
416 status |= 0x8000;
417 writew(status, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200418
419 if (++lp->cur_rx >= RX_RING_SIZE)
420 lp->cur_rx = 0;
421 }
422 return pkt_len;
423}
424
Paul Burton6011dab2013-11-08 11:18:43 +0000425static void pcnet_halt(struct eth_device *dev)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200426{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200427 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200428 int i;
429
Paul Burton6011dab2013-11-08 11:18:43 +0000430 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200431
432 /* Reset the PCnet controller */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200433 pcnet_reset(lp);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200434
435 /* Wait for Stop bit */
436 for (i = 1000; i > 0; i--) {
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200437 if (pcnet_read_csr(lp, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200438 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000439 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200440 }
Paul Burton6011dab2013-11-08 11:18:43 +0000441 if (i <= 0)
442 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200443}
Marek Vasut69e08bd2020-05-17 16:31:41 +0200444
445int pcnet_initialize(bd_t *bis)
446{
447 pci_dev_t devbusfn;
448 struct eth_device *dev;
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200449 struct pcnet_priv *lp;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200450 u16 command, status;
451 int dev_nr = 0;
452 u32 bar;
453
454 PCNET_DEBUG1("\npcnet_initialize...\n");
455
456 for (dev_nr = 0; ; dev_nr++) {
457 /*
458 * Find the PCnet PCI device(s).
459 */
460 devbusfn = pci_find_devices(supported, dev_nr);
461 if (devbusfn < 0)
462 break;
463
464 /*
465 * Allocate and pre-fill the device structure.
466 */
467 dev = calloc(1, sizeof(*dev));
468 if (!dev) {
469 printf("pcnet: Can not allocate memory\n");
470 break;
471 }
472
473 /*
474 * We only maintain one structure because the drivers will
475 * never be used concurrently. In 32bit mode the RX and TX
476 * ring entries must be aligned on 16-byte boundaries.
477 */
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200478 lp = malloc_cache_aligned(sizeof(*lp));
479 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
480 sizeof(lp->ucp), MAP_NOCACHE);
Marek Vasut60074d92020-05-17 16:31:04 +0200481 lp->dev = devbusfn;
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200482 flush_dcache_range((unsigned long)lp,
483 (unsigned long)lp + sizeof(*lp));
484 dev->priv = lp;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200485 sprintf(dev->name, "pcnet#%d", dev_nr);
486
487 /*
488 * Setup the PCI device.
489 */
490 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200491 lp->iobase = (void *)(pci_mem_to_phys(devbusfn, bar) & ~0xf);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200492
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200493 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%p: ",
494 dev->name, devbusfn, lp->iobase);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200495
496 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
497 pci_write_config_word(devbusfn, PCI_COMMAND, command);
498 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
499 if ((status & command) != command) {
500 printf("%s: Couldn't enable IO access or Bus Mastering\n",
501 dev->name);
502 free(dev);
503 continue;
504 }
505
506 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
507
508 /*
509 * Probe the PCnet chip.
510 */
511 if (pcnet_probe(dev, bis, dev_nr) < 0) {
512 free(dev);
513 continue;
514 }
515
516 /*
517 * Setup device structure and register the driver.
518 */
519 dev->init = pcnet_init;
520 dev->halt = pcnet_halt;
521 dev->send = pcnet_send;
522 dev->recv = pcnet_recv;
523
524 eth_register(dev);
525 }
526
527 udelay(10 * 1000);
528
529 return dev_nr;
530}