Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2002 |
| 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <asm/system.h> |
R Sricharan | 96fdbec | 2013-03-04 20:04:44 +0000 | [diff] [blame] | 9 | #include <asm/cache.h> |
| 10 | #include <linux/compiler.h> |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 11 | |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 12 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 13 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 14 | DECLARE_GLOBAL_DATA_PTR; |
| 15 | |
Jeroen Hofstee | fcfddfd | 2014-06-23 22:07:04 +0200 | [diff] [blame] | 16 | __weak void arm_init_before_mmu(void) |
Aneesh V | c2dd0d4 | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 17 | { |
| 18 | } |
Aneesh V | c2dd0d4 | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 19 | |
R Sricharan | de63ac2 | 2013-03-04 20:04:45 +0000 | [diff] [blame] | 20 | __weak void arm_init_domains(void) |
| 21 | { |
| 22 | } |
| 23 | |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 24 | void set_section_dcache(int section, enum dcache_option option) |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 25 | { |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 26 | #ifdef CONFIG_ARMV7_LPAE |
| 27 | u64 *page_table = (u64 *)gd->arch.tlb_addr; |
| 28 | /* Need to set the access flag to not fault */ |
| 29 | u64 value = TTB_SECT_AP | TTB_SECT_AF; |
| 30 | #else |
Simon Glass | 34fd5d2 | 2012-12-13 20:48:39 +0000 | [diff] [blame] | 31 | u32 *page_table = (u32 *)gd->arch.tlb_addr; |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 32 | u32 value = TTB_SECT_AP; |
| 33 | #endif |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 34 | |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 35 | /* Add the page offset */ |
| 36 | value |= ((u32)section << MMU_SECTION_SHIFT); |
| 37 | |
| 38 | /* Add caching bits */ |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 39 | value |= option; |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 40 | |
| 41 | /* Set PTE */ |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 42 | page_table[section] = value; |
| 43 | } |
| 44 | |
Jeroen Hofstee | fcfddfd | 2014-06-23 22:07:04 +0200 | [diff] [blame] | 45 | __weak void mmu_page_table_flush(unsigned long start, unsigned long stop) |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 46 | { |
| 47 | debug("%s: Warning: not implemented\n", __func__); |
| 48 | } |
| 49 | |
Thierry Reding | 25026fa | 2014-08-26 17:34:21 +0200 | [diff] [blame] | 50 | void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 51 | enum dcache_option option) |
| 52 | { |
Stefan Agner | c5b3cab | 2016-08-14 21:33:00 -0700 | [diff] [blame] | 53 | #ifdef CONFIG_ARMV7_LPAE |
| 54 | u64 *page_table = (u64 *)gd->arch.tlb_addr; |
| 55 | #else |
Simon Glass | 34fd5d2 | 2012-12-13 20:48:39 +0000 | [diff] [blame] | 56 | u32 *page_table = (u32 *)gd->arch.tlb_addr; |
Stefan Agner | c5b3cab | 2016-08-14 21:33:00 -0700 | [diff] [blame] | 57 | #endif |
Stefan Agner | 8f894a4 | 2016-08-14 21:33:01 -0700 | [diff] [blame] | 58 | unsigned long startpt, stoppt; |
Thierry Reding | 25026fa | 2014-08-26 17:34:21 +0200 | [diff] [blame] | 59 | unsigned long upto, end; |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 60 | |
| 61 | end = ALIGN(start + size, MMU_SECTION_SIZE) >> MMU_SECTION_SHIFT; |
| 62 | start = start >> MMU_SECTION_SHIFT; |
Keerthy | 06d43c8 | 2016-10-29 15:19:10 +0530 | [diff] [blame] | 63 | #ifdef CONFIG_ARMV7_LPAE |
| 64 | debug("%s: start=%pa, size=%zu, option=%llx\n", __func__, &start, size, |
| 65 | option); |
| 66 | #else |
Keerthy | 2b373cb | 2016-10-29 15:19:09 +0530 | [diff] [blame] | 67 | debug("%s: start=%pa, size=%zu, option=0x%x\n", __func__, &start, size, |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 68 | option); |
Keerthy | 06d43c8 | 2016-10-29 15:19:10 +0530 | [diff] [blame] | 69 | #endif |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 70 | for (upto = start; upto < end; upto++) |
| 71 | set_section_dcache(upto, option); |
Stefan Agner | 8f894a4 | 2016-08-14 21:33:01 -0700 | [diff] [blame] | 72 | |
| 73 | /* |
| 74 | * Make sure range is cache line aligned |
| 75 | * Only CPU maintains page tables, hence it is safe to always |
| 76 | * flush complete cache lines... |
| 77 | */ |
| 78 | |
| 79 | startpt = (unsigned long)&page_table[start]; |
| 80 | startpt &= ~(CONFIG_SYS_CACHELINE_SIZE - 1); |
| 81 | stoppt = (unsigned long)&page_table[end]; |
| 82 | stoppt = ALIGN(stoppt, CONFIG_SYS_CACHELINE_SIZE); |
| 83 | mmu_page_table_flush(startpt, stoppt); |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 84 | } |
| 85 | |
R Sricharan | 96fdbec | 2013-03-04 20:04:44 +0000 | [diff] [blame] | 86 | __weak void dram_bank_mmu_setup(int bank) |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 87 | { |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 88 | bd_t *bd = gd->bd; |
| 89 | int i; |
| 90 | |
| 91 | debug("%s: bank: %d\n", __func__, bank); |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 92 | for (i = bd->bi_dram[bank].start >> MMU_SECTION_SHIFT; |
| 93 | i < (bd->bi_dram[bank].start >> MMU_SECTION_SHIFT) + |
| 94 | (bd->bi_dram[bank].size >> MMU_SECTION_SHIFT); |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 95 | i++) { |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 96 | #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) |
| 97 | set_section_dcache(i, DCACHE_WRITETHROUGH); |
Marek Vasut | ff7e970 | 2014-09-15 02:44:36 +0200 | [diff] [blame] | 98 | #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC) |
| 99 | set_section_dcache(i, DCACHE_WRITEALLOC); |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 100 | #else |
| 101 | set_section_dcache(i, DCACHE_WRITEBACK); |
| 102 | #endif |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 103 | } |
| 104 | } |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 105 | |
| 106 | /* to activate the MMU we need to set up virtual memory: use 1M areas */ |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 107 | static inline void mmu_setup(void) |
| 108 | { |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 109 | int i; |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 110 | u32 reg; |
| 111 | |
Aneesh V | c2dd0d4 | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 112 | arm_init_before_mmu(); |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 113 | /* Set up an identity-mapping for all 4GB, rw for everyone */ |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 114 | for (i = 0; i < ((4096ULL * 1024 * 1024) >> MMU_SECTION_SHIFT); i++) |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 115 | set_section_dcache(i, DCACHE_OFF); |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 116 | |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 117 | for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { |
| 118 | dram_bank_mmu_setup(i); |
| 119 | } |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 120 | |
Simon Glass | 10d602a | 2017-05-31 17:57:13 -0600 | [diff] [blame] | 121 | #if defined(CONFIG_ARMV7_LPAE) && __LINUX_ARM_ARCH__ != 4 |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 122 | /* Set up 4 PTE entries pointing to our 4 1GB page tables */ |
| 123 | for (i = 0; i < 4; i++) { |
| 124 | u64 *page_table = (u64 *)(gd->arch.tlb_addr + (4096 * 4)); |
| 125 | u64 tpt = gd->arch.tlb_addr + (4096 * i); |
| 126 | page_table[i] = tpt | TTB_PAGETABLE; |
| 127 | } |
| 128 | |
| 129 | reg = TTBCR_EAE; |
| 130 | #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) |
| 131 | reg |= TTBCR_ORGN0_WT | TTBCR_IRGN0_WT; |
| 132 | #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC) |
| 133 | reg |= TTBCR_ORGN0_WBWA | TTBCR_IRGN0_WBWA; |
| 134 | #else |
| 135 | reg |= TTBCR_ORGN0_WBNWA | TTBCR_IRGN0_WBNWA; |
| 136 | #endif |
| 137 | |
| 138 | if (is_hyp()) { |
Simon Glass | 579dfca | 2017-05-31 17:57:12 -0600 | [diff] [blame] | 139 | /* Set HTCR to enable LPAE */ |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 140 | asm volatile("mcr p15, 4, %0, c2, c0, 2" |
| 141 | : : "r" (reg) : "memory"); |
| 142 | /* Set HTTBR0 */ |
| 143 | asm volatile("mcrr p15, 4, %0, %1, c2" |
| 144 | : |
| 145 | : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0) |
| 146 | : "memory"); |
| 147 | /* Set HMAIR */ |
| 148 | asm volatile("mcr p15, 4, %0, c10, c2, 0" |
| 149 | : : "r" (MEMORY_ATTRIBUTES) : "memory"); |
| 150 | } else { |
| 151 | /* Set TTBCR to enable LPAE */ |
| 152 | asm volatile("mcr p15, 0, %0, c2, c0, 2" |
| 153 | : : "r" (reg) : "memory"); |
| 154 | /* Set 64-bit TTBR0 */ |
| 155 | asm volatile("mcrr p15, 0, %0, %1, c2" |
| 156 | : |
| 157 | : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0) |
| 158 | : "memory"); |
| 159 | /* Set MAIR */ |
| 160 | asm volatile("mcr p15, 0, %0, c10, c2, 0" |
| 161 | : : "r" (MEMORY_ATTRIBUTES) : "memory"); |
| 162 | } |
| 163 | #elif defined(CONFIG_CPU_V7) |
Simon Glass | 50a4886 | 2017-05-31 17:57:14 -0600 | [diff] [blame] | 164 | if (is_hyp()) { |
| 165 | /* Set HTCR to disable LPAE */ |
| 166 | asm volatile("mcr p15, 4, %0, c2, c0, 2" |
| 167 | : : "r" (0) : "memory"); |
| 168 | } else { |
| 169 | /* Set TTBCR to disable LPAE */ |
| 170 | asm volatile("mcr p15, 0, %0, c2, c0, 2" |
| 171 | : : "r" (0) : "memory"); |
| 172 | } |
Bryan Brinsko | 97840b5 | 2015-03-24 11:25:12 -0500 | [diff] [blame] | 173 | /* Set TTBR0 */ |
| 174 | reg = gd->arch.tlb_addr & TTBR0_BASE_ADDR_MASK; |
| 175 | #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) |
| 176 | reg |= TTBR0_RGN_WT | TTBR0_IRGN_WT; |
| 177 | #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC) |
| 178 | reg |= TTBR0_RGN_WBWA | TTBR0_IRGN_WBWA; |
| 179 | #else |
| 180 | reg |= TTBR0_RGN_WB | TTBR0_IRGN_WB; |
| 181 | #endif |
| 182 | asm volatile("mcr p15, 0, %0, c2, c0, 0" |
| 183 | : : "r" (reg) : "memory"); |
| 184 | #else |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 185 | /* Copy the page table address to cp15 */ |
| 186 | asm volatile("mcr p15, 0, %0, c2, c0, 0" |
Simon Glass | 34fd5d2 | 2012-12-13 20:48:39 +0000 | [diff] [blame] | 187 | : : "r" (gd->arch.tlb_addr) : "memory"); |
Bryan Brinsko | 97840b5 | 2015-03-24 11:25:12 -0500 | [diff] [blame] | 188 | #endif |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 189 | /* Set the access control to all-supervisor */ |
| 190 | asm volatile("mcr p15, 0, %0, c3, c0, 0" |
| 191 | : : "r" (~0)); |
R Sricharan | de63ac2 | 2013-03-04 20:04:45 +0000 | [diff] [blame] | 192 | |
| 193 | arm_init_domains(); |
| 194 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 195 | /* and enable the mmu */ |
| 196 | reg = get_cr(); /* get control reg. */ |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 197 | set_cr(reg | CR_M); |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 198 | } |
| 199 | |
Aneesh V | e05f007 | 2011-06-16 23:30:50 +0000 | [diff] [blame] | 200 | static int mmu_enabled(void) |
| 201 | { |
| 202 | return get_cr() & CR_M; |
| 203 | } |
| 204 | |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 205 | /* cache_bit must be either CR_I or CR_C */ |
| 206 | static void cache_enable(uint32_t cache_bit) |
| 207 | { |
| 208 | uint32_t reg; |
| 209 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 210 | /* The data cache is not active unless the mmu is enabled too */ |
Aneesh V | e05f007 | 2011-06-16 23:30:50 +0000 | [diff] [blame] | 211 | if ((cache_bit == CR_C) && !mmu_enabled()) |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 212 | mmu_setup(); |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 213 | reg = get_cr(); /* get control reg. */ |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 214 | set_cr(reg | cache_bit); |
| 215 | } |
| 216 | |
| 217 | /* cache_bit must be either CR_I or CR_C */ |
| 218 | static void cache_disable(uint32_t cache_bit) |
| 219 | { |
| 220 | uint32_t reg; |
| 221 | |
SRICHARAN R | d702b08 | 2012-05-16 23:52:54 +0000 | [diff] [blame] | 222 | reg = get_cr(); |
SRICHARAN R | d702b08 | 2012-05-16 23:52:54 +0000 | [diff] [blame] | 223 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 224 | if (cache_bit == CR_C) { |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 225 | /* if cache isn;t enabled no need to disable */ |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 226 | if ((reg & CR_C) != CR_C) |
| 227 | return; |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 228 | /* if disabling data cache, disable mmu too */ |
| 229 | cache_bit |= CR_M; |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 230 | } |
Arun Mankuzhi | 44df5e8 | 2012-11-30 13:01:14 +0000 | [diff] [blame] | 231 | reg = get_cr(); |
Lothar Waßmann | 53d4ed7 | 2017-06-08 09:48:41 +0200 | [diff] [blame] | 232 | |
Arun Mankuzhi | 44df5e8 | 2012-11-30 13:01:14 +0000 | [diff] [blame] | 233 | if (cache_bit == (CR_C | CR_M)) |
| 234 | flush_dcache_all(); |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 235 | set_cr(reg & ~cache_bit); |
| 236 | } |
| 237 | #endif |
| 238 | |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 239 | #ifdef CONFIG_SYS_ICACHE_OFF |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 240 | void icache_enable (void) |
| 241 | { |
| 242 | return; |
| 243 | } |
| 244 | |
| 245 | void icache_disable (void) |
| 246 | { |
| 247 | return; |
| 248 | } |
| 249 | |
| 250 | int icache_status (void) |
| 251 | { |
| 252 | return 0; /* always off */ |
| 253 | } |
| 254 | #else |
| 255 | void icache_enable(void) |
| 256 | { |
| 257 | cache_enable(CR_I); |
| 258 | } |
| 259 | |
| 260 | void icache_disable(void) |
| 261 | { |
| 262 | cache_disable(CR_I); |
| 263 | } |
| 264 | |
| 265 | int icache_status(void) |
| 266 | { |
| 267 | return (get_cr() & CR_I) != 0; |
| 268 | } |
| 269 | #endif |
| 270 | |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 271 | #ifdef CONFIG_SYS_DCACHE_OFF |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 272 | void dcache_enable (void) |
| 273 | { |
| 274 | return; |
| 275 | } |
| 276 | |
| 277 | void dcache_disable (void) |
| 278 | { |
| 279 | return; |
| 280 | } |
| 281 | |
| 282 | int dcache_status (void) |
| 283 | { |
| 284 | return 0; /* always off */ |
| 285 | } |
| 286 | #else |
| 287 | void dcache_enable(void) |
| 288 | { |
| 289 | cache_enable(CR_C); |
| 290 | } |
| 291 | |
| 292 | void dcache_disable(void) |
| 293 | { |
| 294 | cache_disable(CR_C); |
| 295 | } |
| 296 | |
| 297 | int dcache_status(void) |
| 298 | { |
| 299 | return (get_cr() & CR_C) != 0; |
| 300 | } |
| 301 | #endif |