Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <asm/system.h> |
R Sricharan | 96fdbec | 2013-03-04 20:04:44 +0000 | [diff] [blame] | 10 | #include <asm/cache.h> |
| 11 | #include <linux/compiler.h> |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 12 | |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 13 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 14 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 15 | DECLARE_GLOBAL_DATA_PTR; |
| 16 | |
Jeroen Hofstee | fcfddfd | 2014-06-23 22:07:04 +0200 | [diff] [blame] | 17 | __weak void arm_init_before_mmu(void) |
Aneesh V | c2dd0d4 | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 18 | { |
| 19 | } |
Aneesh V | c2dd0d4 | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 20 | |
R Sricharan | de63ac2 | 2013-03-04 20:04:45 +0000 | [diff] [blame] | 21 | __weak void arm_init_domains(void) |
| 22 | { |
| 23 | } |
| 24 | |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 25 | void set_section_dcache(int section, enum dcache_option option) |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 26 | { |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 27 | #ifdef CONFIG_ARMV7_LPAE |
| 28 | u64 *page_table = (u64 *)gd->arch.tlb_addr; |
| 29 | /* Need to set the access flag to not fault */ |
| 30 | u64 value = TTB_SECT_AP | TTB_SECT_AF; |
| 31 | #else |
Simon Glass | 34fd5d2 | 2012-12-13 20:48:39 +0000 | [diff] [blame] | 32 | u32 *page_table = (u32 *)gd->arch.tlb_addr; |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 33 | u32 value = TTB_SECT_AP; |
| 34 | #endif |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 35 | |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 36 | /* Add the page offset */ |
| 37 | value |= ((u32)section << MMU_SECTION_SHIFT); |
| 38 | |
| 39 | /* Add caching bits */ |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 40 | value |= option; |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 41 | |
| 42 | /* Set PTE */ |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 43 | page_table[section] = value; |
| 44 | } |
| 45 | |
Jeroen Hofstee | fcfddfd | 2014-06-23 22:07:04 +0200 | [diff] [blame] | 46 | __weak void mmu_page_table_flush(unsigned long start, unsigned long stop) |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 47 | { |
| 48 | debug("%s: Warning: not implemented\n", __func__); |
| 49 | } |
| 50 | |
Thierry Reding | 25026fa | 2014-08-26 17:34:21 +0200 | [diff] [blame] | 51 | void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 52 | enum dcache_option option) |
| 53 | { |
Stefan Agner | c5b3cab | 2016-08-14 21:33:00 -0700 | [diff] [blame] | 54 | #ifdef CONFIG_ARMV7_LPAE |
| 55 | u64 *page_table = (u64 *)gd->arch.tlb_addr; |
| 56 | #else |
Simon Glass | 34fd5d2 | 2012-12-13 20:48:39 +0000 | [diff] [blame] | 57 | u32 *page_table = (u32 *)gd->arch.tlb_addr; |
Stefan Agner | c5b3cab | 2016-08-14 21:33:00 -0700 | [diff] [blame] | 58 | #endif |
Stefan Agner | 8f894a4 | 2016-08-14 21:33:01 -0700 | [diff] [blame] | 59 | unsigned long startpt, stoppt; |
Thierry Reding | 25026fa | 2014-08-26 17:34:21 +0200 | [diff] [blame] | 60 | unsigned long upto, end; |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 61 | |
| 62 | end = ALIGN(start + size, MMU_SECTION_SIZE) >> MMU_SECTION_SHIFT; |
| 63 | start = start >> MMU_SECTION_SHIFT; |
Keerthy | 06d43c8 | 2016-10-29 15:19:10 +0530 | [diff] [blame] | 64 | #ifdef CONFIG_ARMV7_LPAE |
| 65 | debug("%s: start=%pa, size=%zu, option=%llx\n", __func__, &start, size, |
| 66 | option); |
| 67 | #else |
Keerthy | 2b373cb | 2016-10-29 15:19:09 +0530 | [diff] [blame] | 68 | debug("%s: start=%pa, size=%zu, option=0x%x\n", __func__, &start, size, |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 69 | option); |
Keerthy | 06d43c8 | 2016-10-29 15:19:10 +0530 | [diff] [blame] | 70 | #endif |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 71 | for (upto = start; upto < end; upto++) |
| 72 | set_section_dcache(upto, option); |
Stefan Agner | 8f894a4 | 2016-08-14 21:33:01 -0700 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * Make sure range is cache line aligned |
| 76 | * Only CPU maintains page tables, hence it is safe to always |
| 77 | * flush complete cache lines... |
| 78 | */ |
| 79 | |
| 80 | startpt = (unsigned long)&page_table[start]; |
| 81 | startpt &= ~(CONFIG_SYS_CACHELINE_SIZE - 1); |
| 82 | stoppt = (unsigned long)&page_table[end]; |
| 83 | stoppt = ALIGN(stoppt, CONFIG_SYS_CACHELINE_SIZE); |
| 84 | mmu_page_table_flush(startpt, stoppt); |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 85 | } |
| 86 | |
R Sricharan | 96fdbec | 2013-03-04 20:04:44 +0000 | [diff] [blame] | 87 | __weak void dram_bank_mmu_setup(int bank) |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 88 | { |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 89 | bd_t *bd = gd->bd; |
| 90 | int i; |
| 91 | |
| 92 | debug("%s: bank: %d\n", __func__, bank); |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 93 | for (i = bd->bi_dram[bank].start >> MMU_SECTION_SHIFT; |
| 94 | i < (bd->bi_dram[bank].start >> MMU_SECTION_SHIFT) + |
| 95 | (bd->bi_dram[bank].size >> MMU_SECTION_SHIFT); |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 96 | i++) { |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 97 | #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) |
| 98 | set_section_dcache(i, DCACHE_WRITETHROUGH); |
Marek Vasut | ff7e970 | 2014-09-15 02:44:36 +0200 | [diff] [blame] | 99 | #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC) |
| 100 | set_section_dcache(i, DCACHE_WRITEALLOC); |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 101 | #else |
| 102 | set_section_dcache(i, DCACHE_WRITEBACK); |
| 103 | #endif |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 104 | } |
| 105 | } |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 106 | |
| 107 | /* to activate the MMU we need to set up virtual memory: use 1M areas */ |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 108 | static inline void mmu_setup(void) |
| 109 | { |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 110 | int i; |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 111 | u32 reg; |
| 112 | |
Aneesh V | c2dd0d4 | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 113 | arm_init_before_mmu(); |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 114 | /* Set up an identity-mapping for all 4GB, rw for everyone */ |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 115 | for (i = 0; i < ((4096ULL * 1024 * 1024) >> MMU_SECTION_SHIFT); i++) |
Simon Glass | 0dde7f5 | 2012-10-17 13:24:53 +0000 | [diff] [blame] | 116 | set_section_dcache(i, DCACHE_OFF); |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 117 | |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 118 | for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { |
| 119 | dram_bank_mmu_setup(i); |
| 120 | } |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 121 | |
Simon Glass | 10d602a | 2017-05-31 17:57:13 -0600 | [diff] [blame] | 122 | #if defined(CONFIG_ARMV7_LPAE) && __LINUX_ARM_ARCH__ != 4 |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 123 | /* Set up 4 PTE entries pointing to our 4 1GB page tables */ |
| 124 | for (i = 0; i < 4; i++) { |
| 125 | u64 *page_table = (u64 *)(gd->arch.tlb_addr + (4096 * 4)); |
| 126 | u64 tpt = gd->arch.tlb_addr + (4096 * i); |
| 127 | page_table[i] = tpt | TTB_PAGETABLE; |
| 128 | } |
| 129 | |
| 130 | reg = TTBCR_EAE; |
| 131 | #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) |
| 132 | reg |= TTBCR_ORGN0_WT | TTBCR_IRGN0_WT; |
| 133 | #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC) |
| 134 | reg |= TTBCR_ORGN0_WBWA | TTBCR_IRGN0_WBWA; |
| 135 | #else |
| 136 | reg |= TTBCR_ORGN0_WBNWA | TTBCR_IRGN0_WBNWA; |
| 137 | #endif |
| 138 | |
| 139 | if (is_hyp()) { |
Simon Glass | 579dfca | 2017-05-31 17:57:12 -0600 | [diff] [blame] | 140 | /* Set HTCR to enable LPAE */ |
Alexander Graf | d990f5c | 2016-03-16 15:41:21 +0100 | [diff] [blame] | 141 | asm volatile("mcr p15, 4, %0, c2, c0, 2" |
| 142 | : : "r" (reg) : "memory"); |
| 143 | /* Set HTTBR0 */ |
| 144 | asm volatile("mcrr p15, 4, %0, %1, c2" |
| 145 | : |
| 146 | : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0) |
| 147 | : "memory"); |
| 148 | /* Set HMAIR */ |
| 149 | asm volatile("mcr p15, 4, %0, c10, c2, 0" |
| 150 | : : "r" (MEMORY_ATTRIBUTES) : "memory"); |
| 151 | } else { |
| 152 | /* Set TTBCR to enable LPAE */ |
| 153 | asm volatile("mcr p15, 0, %0, c2, c0, 2" |
| 154 | : : "r" (reg) : "memory"); |
| 155 | /* Set 64-bit TTBR0 */ |
| 156 | asm volatile("mcrr p15, 0, %0, %1, c2" |
| 157 | : |
| 158 | : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0) |
| 159 | : "memory"); |
| 160 | /* Set MAIR */ |
| 161 | asm volatile("mcr p15, 0, %0, c10, c2, 0" |
| 162 | : : "r" (MEMORY_ATTRIBUTES) : "memory"); |
| 163 | } |
| 164 | #elif defined(CONFIG_CPU_V7) |
Simon Glass | 50a4886 | 2017-05-31 17:57:14 -0600 | [diff] [blame] | 165 | if (is_hyp()) { |
| 166 | /* Set HTCR to disable LPAE */ |
| 167 | asm volatile("mcr p15, 4, %0, c2, c0, 2" |
| 168 | : : "r" (0) : "memory"); |
| 169 | } else { |
| 170 | /* Set TTBCR to disable LPAE */ |
| 171 | asm volatile("mcr p15, 0, %0, c2, c0, 2" |
| 172 | : : "r" (0) : "memory"); |
| 173 | } |
Bryan Brinsko | 97840b5 | 2015-03-24 11:25:12 -0500 | [diff] [blame] | 174 | /* Set TTBR0 */ |
| 175 | reg = gd->arch.tlb_addr & TTBR0_BASE_ADDR_MASK; |
| 176 | #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) |
| 177 | reg |= TTBR0_RGN_WT | TTBR0_IRGN_WT; |
| 178 | #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC) |
| 179 | reg |= TTBR0_RGN_WBWA | TTBR0_IRGN_WBWA; |
| 180 | #else |
| 181 | reg |= TTBR0_RGN_WB | TTBR0_IRGN_WB; |
| 182 | #endif |
| 183 | asm volatile("mcr p15, 0, %0, c2, c0, 0" |
| 184 | : : "r" (reg) : "memory"); |
| 185 | #else |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 186 | /* Copy the page table address to cp15 */ |
| 187 | asm volatile("mcr p15, 0, %0, c2, c0, 0" |
Simon Glass | 34fd5d2 | 2012-12-13 20:48:39 +0000 | [diff] [blame] | 188 | : : "r" (gd->arch.tlb_addr) : "memory"); |
Bryan Brinsko | 97840b5 | 2015-03-24 11:25:12 -0500 | [diff] [blame] | 189 | #endif |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 190 | /* Set the access control to all-supervisor */ |
| 191 | asm volatile("mcr p15, 0, %0, c3, c0, 0" |
| 192 | : : "r" (~0)); |
R Sricharan | de63ac2 | 2013-03-04 20:04:45 +0000 | [diff] [blame] | 193 | |
| 194 | arm_init_domains(); |
| 195 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 196 | /* and enable the mmu */ |
| 197 | reg = get_cr(); /* get control reg. */ |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 198 | set_cr(reg | CR_M); |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 199 | } |
| 200 | |
Aneesh V | e05f007 | 2011-06-16 23:30:50 +0000 | [diff] [blame] | 201 | static int mmu_enabled(void) |
| 202 | { |
| 203 | return get_cr() & CR_M; |
| 204 | } |
| 205 | |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 206 | /* cache_bit must be either CR_I or CR_C */ |
| 207 | static void cache_enable(uint32_t cache_bit) |
| 208 | { |
| 209 | uint32_t reg; |
| 210 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 211 | /* The data cache is not active unless the mmu is enabled too */ |
Aneesh V | e05f007 | 2011-06-16 23:30:50 +0000 | [diff] [blame] | 212 | if ((cache_bit == CR_C) && !mmu_enabled()) |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 213 | mmu_setup(); |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 214 | reg = get_cr(); /* get control reg. */ |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 215 | set_cr(reg | cache_bit); |
| 216 | } |
| 217 | |
| 218 | /* cache_bit must be either CR_I or CR_C */ |
| 219 | static void cache_disable(uint32_t cache_bit) |
| 220 | { |
| 221 | uint32_t reg; |
| 222 | |
SRICHARAN R | d702b08 | 2012-05-16 23:52:54 +0000 | [diff] [blame] | 223 | reg = get_cr(); |
SRICHARAN R | d702b08 | 2012-05-16 23:52:54 +0000 | [diff] [blame] | 224 | |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 225 | if (cache_bit == CR_C) { |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 226 | /* if cache isn;t enabled no need to disable */ |
Heiko Schocher | f1d2b31 | 2010-09-17 13:10:39 +0200 | [diff] [blame] | 227 | if ((reg & CR_C) != CR_C) |
| 228 | return; |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 229 | /* if disabling data cache, disable mmu too */ |
| 230 | cache_bit |= CR_M; |
Heiko Schocher | 880eff5 | 2010-09-17 13:10:29 +0200 | [diff] [blame] | 231 | } |
Arun Mankuzhi | 44df5e8 | 2012-11-30 13:01:14 +0000 | [diff] [blame] | 232 | reg = get_cr(); |
Lothar Waßmann | 53d4ed7 | 2017-06-08 09:48:41 +0200 | [diff] [blame^] | 233 | |
Arun Mankuzhi | 44df5e8 | 2012-11-30 13:01:14 +0000 | [diff] [blame] | 234 | if (cache_bit == (CR_C | CR_M)) |
| 235 | flush_dcache_all(); |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 236 | set_cr(reg & ~cache_bit); |
| 237 | } |
| 238 | #endif |
| 239 | |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 240 | #ifdef CONFIG_SYS_ICACHE_OFF |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 241 | void icache_enable (void) |
| 242 | { |
| 243 | return; |
| 244 | } |
| 245 | |
| 246 | void icache_disable (void) |
| 247 | { |
| 248 | return; |
| 249 | } |
| 250 | |
| 251 | int icache_status (void) |
| 252 | { |
| 253 | return 0; /* always off */ |
| 254 | } |
| 255 | #else |
| 256 | void icache_enable(void) |
| 257 | { |
| 258 | cache_enable(CR_I); |
| 259 | } |
| 260 | |
| 261 | void icache_disable(void) |
| 262 | { |
| 263 | cache_disable(CR_I); |
| 264 | } |
| 265 | |
| 266 | int icache_status(void) |
| 267 | { |
| 268 | return (get_cr() & CR_I) != 0; |
| 269 | } |
| 270 | #endif |
| 271 | |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 272 | #ifdef CONFIG_SYS_DCACHE_OFF |
Jean-Christophe PLAGNIOL-VILLARD | b3acb6c | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 273 | void dcache_enable (void) |
| 274 | { |
| 275 | return; |
| 276 | } |
| 277 | |
| 278 | void dcache_disable (void) |
| 279 | { |
| 280 | return; |
| 281 | } |
| 282 | |
| 283 | int dcache_status (void) |
| 284 | { |
| 285 | return 0; /* always off */ |
| 286 | } |
| 287 | #else |
| 288 | void dcache_enable(void) |
| 289 | { |
| 290 | cache_enable(CR_C); |
| 291 | } |
| 292 | |
| 293 | void dcache_disable(void) |
| 294 | { |
| 295 | cache_disable(CR_C); |
| 296 | } |
| 297 | |
| 298 | int dcache_status(void) |
| 299 | { |
| 300 | return (get_cr() & CR_C) != 0; |
| 301 | } |
| 302 | #endif |