Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1 | menu "mpc85xx CPU" |
| 2 | depends on MPC85xx |
| 3 | |
Tom Rini | abbb404 | 2022-12-02 16:42:42 -0500 | [diff] [blame] | 4 | config PPC_SPINTABLE_COMPATIBLE |
| 5 | depends on MP |
| 6 | def_bool y |
| 7 | help |
| 8 | To comply with ePAPR 1.1, the spin table has been moved to |
| 9 | cache-enabled memory. Old OS may not work with this change. A patch |
| 10 | is waiting to be accepted for Linux kernel. Other OS needs similar |
| 11 | fix to spin table. For OSes with old spin table code, we can enable |
| 12 | this temporary fix by setting environmental variable |
| 13 | "spin_table_compat". For new OSes, set "spin_table_compat=no". After |
| 14 | Linux is fixed, we can remove this macro and related code. For now, |
| 15 | it is enabled by default. |
| 16 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 17 | config SYS_CPU |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 18 | default "mpc85xx" |
| 19 | |
Simon Glass | 230ecd7 | 2017-05-17 03:25:15 -0600 | [diff] [blame] | 20 | config CMD_ERRATA |
| 21 | bool "Enable the 'errata' command" |
| 22 | depends on MPC85xx |
| 23 | default y |
| 24 | help |
| 25 | This enables the 'errata' command which displays a list of errata |
| 26 | work-arounds which are enabled for the current board. |
| 27 | |
Pali Rohár | 786d9f1 | 2022-05-11 20:57:31 +0200 | [diff] [blame] | 28 | config FSL_PREPBL_ESDHC_BOOT_SECTOR |
| 29 | bool "Generate QorIQ pre-PBL eSDHC boot sector" |
| 30 | depends on MPC85xx |
Marek Behún | 1e1d12a | 2022-09-15 16:08:27 +0200 | [diff] [blame] | 31 | depends on SDCARD |
Pali Rohár | 786d9f1 | 2022-05-11 20:57:31 +0200 | [diff] [blame] | 32 | help |
| 33 | With this option final image would have prepended QorIQ pre-PBL eSDHC |
| 34 | boot sector suitable for SD card images. This boot sector instruct |
| 35 | BootROM to configure L2 SRAM and eSDHC then load image from SD card |
| 36 | into L2 SRAM and finally jump to image entry point. |
| 37 | |
| 38 | This is alternative to Freescale boot_format tool, but works only for |
| 39 | SD card images and only for L2 SRAM booting. U-Boot images generated |
| 40 | with this option should not passed to boot_format tool. |
| 41 | |
| 42 | For other configuration like booting from eSPI or configuring SDRAM |
| 43 | please use Freescale boot_format tool without this option. See file |
| 44 | doc/README.mpc85xx-sd-spi-boot |
| 45 | |
| 46 | config FSL_PREPBL_ESDHC_BOOT_SECTOR_START |
| 47 | int "QorIQ pre-PBL eSDHC boot sector start offset" |
| 48 | depends on FSL_PREPBL_ESDHC_BOOT_SECTOR |
| 49 | range 0 23 |
| 50 | default 0 |
| 51 | help |
| 52 | QorIQ pre-PBL eSDHC boot sector may be located on one of the first |
| 53 | 24 SD card sectors. Select SD card sector on which final U-Boot |
| 54 | image (with this boot sector) would be installed. |
| 55 | |
| 56 | By default first SD card sector (0) is used. But this may be changed |
| 57 | to allow installing U-Boot image on some partition (with fixed start |
| 58 | sector). |
| 59 | |
| 60 | Please note that any sector on SD card prior this boot sector must |
| 61 | not contain ASCII "BOOT" bytes at sector offset 0x40. |
| 62 | |
| 63 | config FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA |
| 64 | int "Relative data sector for QorIQ pre-PBL eSDHC boot sector" |
| 65 | depends on FSL_PREPBL_ESDHC_BOOT_SECTOR |
| 66 | default 1 |
| 67 | range 1 8388607 |
| 68 | help |
| 69 | Select data sector from the beginning of QorIQ pre-PBL eSDHC boot |
| 70 | sector on which would be stored raw U-Boot image. |
| 71 | |
| 72 | By default is it second sector (1) which is the first available free |
| 73 | sector (on the first sector is stored boot sector). It can be any |
| 74 | sector number which offset in bytes can be expressed by 32-bit number. |
| 75 | |
| 76 | In case this final U-Boot image (with this boot sector) is put on |
| 77 | the FAT32 partition into reserved boot area, this data sector needs |
| 78 | to be at least 2 (third sector) because FAT32 use second sector for |
| 79 | its data. |
| 80 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 81 | choice |
| 82 | prompt "Target select" |
Joe Hershberger | a26cd04 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 83 | optional |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 84 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 85 | config TARGET_SOCRATES |
| 86 | bool "Support socrates" |
York Sun | 25cb74b | 2016-11-15 13:57:15 -0800 | [diff] [blame] | 87 | select ARCH_MPC8544 |
Pali Rohár | 1b69740 | 2022-12-28 19:18:39 +0100 | [diff] [blame] | 88 | select BINMAN |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 89 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 90 | config TARGET_P3041DS |
| 91 | bool "Support P3041DS" |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 92 | select PHYS_64BIT |
York Sun | 5e5fdd2 | 2016-11-18 11:20:40 -0800 | [diff] [blame] | 93 | select ARCH_P3041 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 94 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 95 | select FSL_NGPIXIS |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 96 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 97 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 98 | |
| 99 | config TARGET_P4080DS |
| 100 | bool "Support P4080DS" |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 101 | select PHYS_64BIT |
York Sun | e71372c | 2016-11-18 11:24:40 -0800 | [diff] [blame] | 102 | select ARCH_P4080 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 103 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 104 | select FSL_NGPIXIS |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 105 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 106 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 107 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 108 | config TARGET_P5040DS |
| 109 | bool "Support P5040DS" |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 110 | select PHYS_64BIT |
York Sun | 9539036 | 2016-11-18 11:39:36 -0800 | [diff] [blame] | 111 | select ARCH_P5040 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 112 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 113 | select FSL_NGPIXIS |
| 114 | select SYS_FSL_RAID_ENGINE |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 115 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 116 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 117 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 118 | config TARGET_MPC8548CDS |
| 119 | bool "Support MPC8548CDS" |
York Sun | 281ed4c | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 120 | select ARCH_MPC8548 |
Rajesh Bhagat | c8c0170 | 2021-02-15 09:46:14 +0100 | [diff] [blame] | 121 | select FSL_VIA |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 122 | select SYS_CACHE_SHIFT_5 |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 123 | |
York Sun | 7601686 | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 124 | config TARGET_P1010RDB_PA |
| 125 | bool "Support P1010RDB_PA" |
| 126 | select ARCH_P1010 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 127 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
York Sun | 7601686 | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 128 | select SUPPORT_SPL |
| 129 | select SUPPORT_TPL |
Tom Rini | 22a2283 | 2022-10-28 20:27:00 -0400 | [diff] [blame] | 130 | select SYS_L2_SIZE_256KB |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 131 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 132 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 133 | imply PANIC_HANG |
York Sun | 7601686 | 2016-11-16 13:30:06 -0800 | [diff] [blame] | 134 | |
| 135 | config TARGET_P1010RDB_PB |
| 136 | bool "Support P1010RDB_PB" |
York Sun | 7d5f9f8 | 2016-11-16 13:08:52 -0800 | [diff] [blame] | 137 | select ARCH_P1010 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 138 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 139 | select SUPPORT_SPL |
Masahiro Yamada | cf6bbe4 | 2014-10-20 17:45:57 +0900 | [diff] [blame] | 140 | select SUPPORT_TPL |
Tom Rini | 22a2283 | 2022-10-28 20:27:00 -0400 | [diff] [blame] | 141 | select SYS_L2_SIZE_256KB |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 142 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 143 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 144 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 145 | |
York Sun | aa14620 | 2016-11-17 13:52:44 -0800 | [diff] [blame] | 146 | config TARGET_P1020RDB_PC |
| 147 | bool "Support P1020RDB-PC" |
| 148 | select SUPPORT_SPL |
| 149 | select SUPPORT_TPL |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 150 | select ARCH_P1020 |
Tom Rini | 22a2283 | 2022-10-28 20:27:00 -0400 | [diff] [blame] | 151 | select SYS_L2_SIZE_256KB |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 152 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 153 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 154 | imply PANIC_HANG |
York Sun | aa14620 | 2016-11-17 13:52:44 -0800 | [diff] [blame] | 155 | |
York Sun | f404b66 | 2016-11-17 13:53:33 -0800 | [diff] [blame] | 156 | config TARGET_P1020RDB_PD |
| 157 | bool "Support P1020RDB-PD" |
| 158 | select SUPPORT_SPL |
| 159 | select SUPPORT_TPL |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 160 | select ARCH_P1020 |
Tom Rini | 22a2283 | 2022-10-28 20:27:00 -0400 | [diff] [blame] | 161 | select SYS_L2_SIZE_256KB |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 162 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 163 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 164 | imply PANIC_HANG |
York Sun | f404b66 | 2016-11-17 13:53:33 -0800 | [diff] [blame] | 165 | |
York Sun | 8435aa7 | 2016-11-17 14:19:18 -0800 | [diff] [blame] | 166 | config TARGET_P2020RDB |
| 167 | bool "Support P2020RDB-PC" |
| 168 | select SUPPORT_SPL |
| 169 | select SUPPORT_TPL |
York Sun | 4593637 | 2016-11-18 11:08:43 -0800 | [diff] [blame] | 170 | select ARCH_P2020 |
Tom Rini | 22a2283 | 2022-10-28 20:27:00 -0400 | [diff] [blame] | 171 | select SYS_L2_SIZE_512KB |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 172 | imply CMD_EEPROM |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 173 | imply CMD_SATA |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 174 | imply SATA_SIL |
York Sun | 8435aa7 | 2016-11-17 14:19:18 -0800 | [diff] [blame] | 175 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 176 | config TARGET_P2041RDB |
| 177 | bool "Support P2041RDB" |
York Sun | ce040c8 | 2016-11-18 11:15:21 -0800 | [diff] [blame] | 178 | select ARCH_P2041 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 179 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 180 | select FSL_CORENET |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 181 | select PHYS_64BIT |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 182 | select SYS_L3_SIZE_1024KB |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 183 | imply CMD_SATA |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 184 | imply FSL_SATA |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 185 | |
| 186 | config TARGET_QEMU_PPCE500 |
| 187 | bool "Support qemu-ppce500" |
York Sun | 1034340 | 2016-11-18 12:29:51 -0800 | [diff] [blame] | 188 | select ARCH_QEMU_E500 |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 189 | select PHYS_64BIT |
Tom Rini | 5a44618 | 2022-06-25 11:02:44 -0400 | [diff] [blame] | 190 | select SYS_RAMBOOT |
Simon Glass | 239d22c | 2021-12-16 20:59:36 -0700 | [diff] [blame] | 191 | imply OF_HAS_PRIOR_STAGE |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 192 | |
York Sun | 08c7529 | 2016-11-18 12:45:44 -0800 | [diff] [blame] | 193 | config TARGET_T1024RDB |
| 194 | bool "Support T1024RDB" |
York Sun | e5d5f5a | 2016-11-18 13:01:34 -0800 | [diff] [blame] | 195 | select ARCH_T1024 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 196 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Shengzhou Liu | 48c6f32 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 197 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 198 | select PHYS_64BIT |
Rajesh Bhagat | 3241312 | 2019-02-01 05:22:01 +0000 | [diff] [blame] | 199 | select FSL_DDR_INTERACTIVE |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 200 | select SYS_L3_SIZE_256KB |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 201 | imply CMD_EEPROM |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 202 | imply PANIC_HANG |
Shengzhou Liu | 48c6f32 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 203 | |
York Sun | 319ed24 | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 204 | config TARGET_T1042D4RDB |
| 205 | bool "Support T1042D4RDB" |
| 206 | select ARCH_T1042 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 207 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
York Sun | 319ed24 | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 208 | select SUPPORT_SPL |
| 209 | select PHYS_64BIT |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 210 | select SYS_L3_SIZE_256KB |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 211 | imply PANIC_HANG |
York Sun | 319ed24 | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 212 | |
York Sun | 638d5be | 2016-11-21 12:46:58 -0800 | [diff] [blame] | 213 | config TARGET_T2080QDS |
| 214 | bool "Support T2080QDS" |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 215 | select ARCH_T2080 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 216 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 217 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 218 | select PHYS_64BIT |
Rajesh Bhagat | 3241312 | 2019-02-01 05:22:01 +0000 | [diff] [blame] | 219 | select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE |
| 220 | select FSL_DDR_INTERACTIVE |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 221 | select SYS_L3_SIZE_512KB |
Peng Ma | a2d4cb2 | 2019-12-23 09:28:12 +0000 | [diff] [blame] | 222 | imply CMD_SATA |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 223 | |
York Sun | 01671e6 | 2016-11-21 12:57:22 -0800 | [diff] [blame] | 224 | config TARGET_T2080RDB |
| 225 | bool "Support T2080RDB" |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 226 | select ARCH_T2080 |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 227 | select BOARD_LATE_INIT if CHAIN_OF_TRUST |
Masahiro Yamada | 0262735 | 2014-10-20 17:45:56 +0900 | [diff] [blame] | 228 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 229 | select PHYS_64BIT |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 230 | select SYS_L3_SIZE_512KB |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 231 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 232 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 233 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 234 | config TARGET_T4240RDB |
| 235 | bool "Support T4240RDB" |
York Sun | 26bc57d | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 236 | select ARCH_T4240 |
Chunhe Lan | 373762c | 2015-03-20 17:08:54 +0800 | [diff] [blame] | 237 | select SUPPORT_SPL |
Masahiro Yamada | bb6b142 | 2016-07-25 19:56:03 +0900 | [diff] [blame] | 238 | select PHYS_64BIT |
Rajesh Bhagat | 3241312 | 2019-02-01 05:22:01 +0000 | [diff] [blame] | 239 | select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 240 | select SYS_L3_SIZE_512KB |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 241 | imply CMD_SATA |
Masahiro Yamada | 7e3caa8 | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 242 | imply PANIC_HANG |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 243 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 244 | config TARGET_KMP204X |
| 245 | bool "Support kmp204x" |
Pascal Linder | c0fed3a | 2019-06-18 13:27:47 +0200 | [diff] [blame] | 246 | select VENDOR_KM |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 247 | |
Niel Fourie | 37bfd9c | 2021-01-21 13:19:20 +0100 | [diff] [blame] | 248 | config TARGET_KMCENT2 |
| 249 | bool "Support kmcent2" |
| 250 | select VENDOR_KM |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 251 | select FSL_CORENET |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 252 | select SYS_DPAA_FMAN |
| 253 | select SYS_DPAA_PME |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 254 | select SYS_L3_SIZE_256KB |
Niel Fourie | 37bfd9c | 2021-01-21 13:19:20 +0100 | [diff] [blame] | 255 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 256 | endchoice |
| 257 | |
York Sun | b41f192 | 2016-11-18 11:56:57 -0800 | [diff] [blame] | 258 | config ARCH_B4420 |
| 259 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 260 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 261 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 262 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 263 | select FSL_LAW |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 264 | select HETROGENOUS_CLUSTERS |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 265 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 266 | select SYS_FSL_ERRATUM_A004477 |
| 267 | select SYS_FSL_ERRATUM_A005871 |
| 268 | select SYS_FSL_ERRATUM_A006379 |
| 269 | select SYS_FSL_ERRATUM_A006384 |
| 270 | select SYS_FSL_ERRATUM_A006475 |
| 271 | select SYS_FSL_ERRATUM_A006593 |
| 272 | select SYS_FSL_ERRATUM_A007075 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 273 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 274 | select SYS_FSL_ERRATUM_A007212 |
| 275 | select SYS_FSL_ERRATUM_A009942 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 276 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 277 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 278 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 279 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 280 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 281 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 282 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 283 | select SYS_FSL_USB1_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 284 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 285 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 286 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 287 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 288 | imply CMD_REGINFO |
York Sun | b41f192 | 2016-11-18 11:56:57 -0800 | [diff] [blame] | 289 | |
York Sun | 3006ebc | 2016-11-18 11:44:43 -0800 | [diff] [blame] | 290 | config ARCH_B4860 |
| 291 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 292 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 293 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 294 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 295 | select FSL_LAW |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 296 | select HETROGENOUS_CLUSTERS |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 297 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 298 | select SYS_FSL_ERRATUM_A004477 |
| 299 | select SYS_FSL_ERRATUM_A005871 |
| 300 | select SYS_FSL_ERRATUM_A006379 |
| 301 | select SYS_FSL_ERRATUM_A006384 |
| 302 | select SYS_FSL_ERRATUM_A006475 |
| 303 | select SYS_FSL_ERRATUM_A006593 |
| 304 | select SYS_FSL_ERRATUM_A007075 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 305 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 306 | select SYS_FSL_ERRATUM_A007212 |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 307 | select SYS_FSL_ERRATUM_A007907 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 308 | select SYS_FSL_ERRATUM_A009942 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 309 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 310 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 311 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 312 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 313 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 314 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 315 | select SYS_FSL_SRIO_LIODN |
| 316 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 317 | select SYS_FSL_USB1_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 318 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 319 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 320 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 321 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 322 | imply CMD_REGINFO |
York Sun | 3006ebc | 2016-11-18 11:44:43 -0800 | [diff] [blame] | 323 | |
York Sun | 115d60c | 2016-11-15 14:09:50 -0800 | [diff] [blame] | 324 | config ARCH_BSC9131 |
| 325 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 326 | select FSL_LAW |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 327 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 328 | select SYS_FSL_ERRATUM_A004477 |
| 329 | select SYS_FSL_ERRATUM_A005125 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 330 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 331 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 332 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 333 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 334 | select SYS_FSL_SEC_COMPAT_4 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 335 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 336 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 337 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 338 | imply CMD_REGINFO |
York Sun | 115d60c | 2016-11-15 14:09:50 -0800 | [diff] [blame] | 339 | |
| 340 | config ARCH_BSC9132 |
| 341 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 342 | select FSL_LAW |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 343 | select SYS_FSL_DDR_VER_46 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 344 | select SYS_FSL_ERRATUM_A004477 |
| 345 | select SYS_FSL_ERRATUM_A005125 |
| 346 | select SYS_FSL_ERRATUM_A005434 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 347 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 348 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 349 | select SYS_FSL_ERRATUM_IFC_A002769 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 350 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 351 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 352 | select SYS_FSL_HAS_SEC |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 353 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 354 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 355 | select SYS_FSL_SEC_COMPAT_4 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 356 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 357 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 358 | imply CMD_EEPROM |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 359 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 360 | imply CMD_NAND |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 361 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 362 | imply CMD_REGINFO |
York Sun | 115d60c | 2016-11-15 14:09:50 -0800 | [diff] [blame] | 363 | |
York Sun | 4fd6474 | 2016-11-15 18:44:22 -0800 | [diff] [blame] | 364 | config ARCH_C29X |
| 365 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 366 | select FSL_LAW |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 367 | select SYS_FSL_DDR_VER_46 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 368 | select SYS_FSL_ERRATUM_A005125 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 369 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 370 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 371 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 372 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 373 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 374 | select SYS_FSL_SEC_COMPAT_6 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 375 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 376 | select FSL_IFC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 377 | imply CMD_NAND |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 378 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 379 | imply CMD_REGINFO |
York Sun | 4fd6474 | 2016-11-15 18:44:22 -0800 | [diff] [blame] | 380 | |
York Sun | 24ad75a | 2016-11-16 11:06:47 -0800 | [diff] [blame] | 381 | config ARCH_MPC8536 |
| 382 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 383 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 384 | select SYS_FSL_ERRATUM_A004508 |
| 385 | select SYS_FSL_ERRATUM_A005125 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 386 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 387 | select SYS_FSL_HAS_DDR2 |
| 388 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 389 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 390 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 391 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 392 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 393 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 394 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 395 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 396 | imply CMD_REGINFO |
York Sun | 24ad75a | 2016-11-16 11:06:47 -0800 | [diff] [blame] | 397 | |
York Sun | 7f82521 | 2016-11-16 11:13:06 -0800 | [diff] [blame] | 398 | config ARCH_MPC8540 |
| 399 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 400 | select FSL_LAW |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 401 | select SYS_FSL_HAS_DDR1 |
York Sun | 7f82521 | 2016-11-16 11:13:06 -0800 | [diff] [blame] | 402 | |
York Sun | 25cb74b | 2016-11-15 13:57:15 -0800 | [diff] [blame] | 403 | config ARCH_MPC8544 |
| 404 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 405 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 406 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 407 | select SYS_CACHE_SHIFT_5 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 408 | select SYS_FSL_ERRATUM_A005125 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 409 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 410 | select SYS_FSL_HAS_DDR2 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 411 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 412 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 413 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 414 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 415 | select FSL_ELBC |
York Sun | 25cb74b | 2016-11-15 13:57:15 -0800 | [diff] [blame] | 416 | |
York Sun | 281ed4c | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 417 | config ARCH_MPC8548 |
| 418 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 419 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 420 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 421 | select SYS_FSL_ERRATUM_A005125 |
| 422 | select SYS_FSL_ERRATUM_NMG_DDR120 |
| 423 | select SYS_FSL_ERRATUM_NMG_LBC103 |
| 424 | select SYS_FSL_ERRATUM_NMG_ETSEC129 |
| 425 | select SYS_FSL_ERRATUM_I2C_A004447 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 426 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 427 | select SYS_FSL_HAS_DDR2 |
| 428 | select SYS_FSL_HAS_DDR1 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 429 | select SYS_FSL_HAS_SEC |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 430 | select SYS_FSL_RMU |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 431 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 432 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 433 | select SYS_PPC_E500_USE_DEBUG_TLB |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 434 | imply CMD_REGINFO |
York Sun | 281ed4c | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 435 | |
York Sun | 99d0a31 | 2016-11-16 11:26:45 -0800 | [diff] [blame] | 436 | config ARCH_MPC8560 |
| 437 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 438 | select FSL_LAW |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 439 | select SYS_FSL_HAS_DDR1 |
York Sun | 99d0a31 | 2016-11-16 11:26:45 -0800 | [diff] [blame] | 440 | |
York Sun | 7d5f9f8 | 2016-11-16 13:08:52 -0800 | [diff] [blame] | 441 | config ARCH_P1010 |
| 442 | bool |
Tom Rini | fdd0da4 | 2022-03-11 09:11:59 -0500 | [diff] [blame] | 443 | select A003399_NOR_WORKAROUND if SYS_FSL_ERRATUM_IFC_A003399 && !SPL |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 444 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 445 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 446 | select SYS_CACHE_SHIFT_5 |
Tom Rini | f76750d | 2021-12-11 14:55:51 -0500 | [diff] [blame] | 447 | select SYS_HAS_SERDES |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 448 | select SYS_FSL_ERRATUM_A004477 |
| 449 | select SYS_FSL_ERRATUM_A004508 |
| 450 | select SYS_FSL_ERRATUM_A005125 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 451 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 452 | select SYS_FSL_ERRATUM_A006261 |
| 453 | select SYS_FSL_ERRATUM_A007075 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 454 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 455 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 456 | select SYS_FSL_ERRATUM_IFC_A002769 |
| 457 | select SYS_FSL_ERRATUM_P1010_A003549 |
| 458 | select SYS_FSL_ERRATUM_SEC_A003571 |
| 459 | select SYS_FSL_ERRATUM_IFC_A003399 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 460 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 461 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 462 | select SYS_FSL_HAS_SEC |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 463 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 464 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 465 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 466 | select SYS_FSL_USB1_PHY_ENABLE |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 467 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 468 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 469 | imply CMD_EEPROM |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 470 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 471 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 472 | imply CMD_SATA |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 473 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 474 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 475 | imply FSL_SATA |
Simon Glass | d6b318d | 2021-12-18 11:27:50 -0700 | [diff] [blame] | 476 | imply TIMESTAMP |
York Sun | 7d5f9f8 | 2016-11-16 13:08:52 -0800 | [diff] [blame] | 477 | |
York Sun | 1cdd96f | 2016-11-16 15:54:15 -0800 | [diff] [blame] | 478 | config ARCH_P1011 |
| 479 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 480 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 481 | select SYS_FSL_ERRATUM_A004508 |
| 482 | select SYS_FSL_ERRATUM_A005125 |
| 483 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 484 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 485 | select FSL_PCIE_DISABLE_ASPM |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 486 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 487 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 488 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 489 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 490 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 491 | select FSL_ELBC |
York Sun | 1cdd96f | 2016-11-16 15:54:15 -0800 | [diff] [blame] | 492 | |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 493 | config ARCH_P1020 |
| 494 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 495 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 496 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 497 | select SYS_CACHE_SHIFT_5 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 498 | select SYS_FSL_ERRATUM_A004508 |
| 499 | select SYS_FSL_ERRATUM_A005125 |
| 500 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 501 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 502 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 503 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 504 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 505 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 506 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 507 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 508 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 509 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 510 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 511 | imply CMD_SATA |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 512 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 513 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 514 | imply SATA_SIL |
York Sun | 484fff6 | 2016-11-18 10:02:14 -0800 | [diff] [blame] | 515 | |
York Sun | a990799 | 2016-11-18 10:59:02 -0800 | [diff] [blame] | 516 | config ARCH_P1021 |
| 517 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 518 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 519 | select SYS_FSL_ERRATUM_A004508 |
| 520 | select SYS_FSL_ERRATUM_A005125 |
| 521 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 522 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 523 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 524 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 525 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 526 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 527 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 528 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 529 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 530 | select FSL_ELBC |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 531 | imply CMD_REGINFO |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 532 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 533 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 534 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 535 | imply SATA_SIL |
York Sun | a990799 | 2016-11-18 10:59:02 -0800 | [diff] [blame] | 536 | |
York Sun | 9bb1d6b | 2016-11-16 15:45:31 -0800 | [diff] [blame] | 537 | config ARCH_P1023 |
| 538 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 539 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 540 | select SYS_FSL_ERRATUM_A004508 |
| 541 | select SYS_FSL_ERRATUM_A005125 |
| 542 | select SYS_FSL_ERRATUM_I2C_A004447 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 543 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 544 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 545 | select SYS_FSL_HAS_SEC |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 546 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 547 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 548 | select SYS_FSL_SEC_COMPAT_4 |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 549 | select FSL_ELBC |
York Sun | 9bb1d6b | 2016-11-16 15:45:31 -0800 | [diff] [blame] | 550 | |
York Sun | 52b6f13 | 2016-11-18 11:00:57 -0800 | [diff] [blame] | 551 | config ARCH_P1024 |
| 552 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 553 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 554 | select SYS_FSL_ERRATUM_A004508 |
| 555 | select SYS_FSL_ERRATUM_A005125 |
| 556 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 557 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 558 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 559 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 560 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 561 | select SYS_FSL_HAS_SEC |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 562 | select SYS_FSL_RMU |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 563 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 564 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 565 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 566 | select FSL_ELBC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 567 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 568 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 569 | imply CMD_SATA |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 570 | imply CMD_PCI |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 571 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 572 | imply SATA_SIL |
York Sun | 52b6f13 | 2016-11-18 11:00:57 -0800 | [diff] [blame] | 573 | |
York Sun | 4167a67 | 2016-11-18 11:05:38 -0800 | [diff] [blame] | 574 | config ARCH_P1025 |
| 575 | bool |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 576 | select FSL_LAW |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 577 | select SYS_FSL_ERRATUM_A004508 |
| 578 | select SYS_FSL_ERRATUM_A005125 |
| 579 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 580 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 581 | select FSL_PCIE_DISABLE_ASPM |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 582 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 583 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 584 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 585 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 586 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 587 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 588 | select FSL_ELBC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 589 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 590 | imply CMD_REGINFO |
York Sun | 4167a67 | 2016-11-18 11:05:38 -0800 | [diff] [blame] | 591 | |
York Sun | 4593637 | 2016-11-18 11:08:43 -0800 | [diff] [blame] | 592 | config ARCH_P2020 |
| 593 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 594 | select BTB |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 595 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 596 | select SYS_CACHE_SHIFT_5 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 597 | select SYS_FSL_ERRATUM_A004477 |
| 598 | select SYS_FSL_ERRATUM_A004508 |
| 599 | select SYS_FSL_ERRATUM_A005125 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 600 | select SYS_FSL_ERRATUM_ESDHC111 |
| 601 | select SYS_FSL_ERRATUM_ESDHC_A001 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 602 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 603 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 604 | select SYS_FSL_HAS_SEC |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 605 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 606 | select SYS_FSL_SEC_COMPAT_2 |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 607 | select SYS_PPC_E500_USE_DEBUG_TLB |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 608 | select FSL_ELBC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 609 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 610 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 611 | imply CMD_REGINFO |
Simon Glass | d6b318d | 2021-12-18 11:27:50 -0700 | [diff] [blame] | 612 | imply TIMESTAMP |
York Sun | 4593637 | 2016-11-18 11:08:43 -0800 | [diff] [blame] | 613 | |
York Sun | ce040c8 | 2016-11-18 11:15:21 -0800 | [diff] [blame] | 614 | config ARCH_P2041 |
| 615 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 616 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 617 | select E500MC |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 618 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 619 | select SYS_CACHE_SHIFT_6 |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 620 | select SYS_DPAA_FMAN |
| 621 | select SYS_DPAA_PME |
| 622 | select SYS_DPAA_RMAN |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 623 | select SYS_FSL_ERRATUM_A004510 |
| 624 | select SYS_FSL_ERRATUM_A004849 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 625 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 626 | select SYS_FSL_ERRATUM_A006261 |
| 627 | select SYS_FSL_ERRATUM_CPU_A003999 |
| 628 | select SYS_FSL_ERRATUM_DDR_A003 |
| 629 | select SYS_FSL_ERRATUM_DDR_A003474 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 630 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 631 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 632 | select SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 633 | select SYS_FSL_ERRATUM_SRIO_A004034 |
| 634 | select SYS_FSL_ERRATUM_USB14 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 635 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 636 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 637 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 638 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 639 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 640 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 641 | select SYS_FSL_USB1_PHY_ENABLE |
| 642 | select SYS_FSL_USB2_PHY_ENABLE |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 643 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 644 | imply CMD_NAND |
York Sun | ce040c8 | 2016-11-18 11:15:21 -0800 | [diff] [blame] | 645 | |
York Sun | 5e5fdd2 | 2016-11-18 11:20:40 -0800 | [diff] [blame] | 646 | config ARCH_P3041 |
| 647 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 648 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 649 | select E500MC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 650 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 651 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 652 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 653 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 654 | select SYS_FSL_ERRATUM_A004510 |
| 655 | select SYS_FSL_ERRATUM_A004849 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 656 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 657 | select SYS_FSL_ERRATUM_A005812 |
| 658 | select SYS_FSL_ERRATUM_A006261 |
| 659 | select SYS_FSL_ERRATUM_CPU_A003999 |
| 660 | select SYS_FSL_ERRATUM_DDR_A003 |
| 661 | select SYS_FSL_ERRATUM_DDR_A003474 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 662 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 663 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 664 | select SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 665 | select SYS_FSL_ERRATUM_SRIO_A004034 |
| 666 | select SYS_FSL_ERRATUM_USB14 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 667 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 668 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 669 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 670 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 671 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 672 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 673 | select SYS_FSL_USB1_PHY_ENABLE |
| 674 | select SYS_FSL_USB2_PHY_ENABLE |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 675 | select FSL_ELBC |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 676 | imply CMD_NAND |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 677 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 678 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 679 | imply FSL_SATA |
York Sun | 5e5fdd2 | 2016-11-18 11:20:40 -0800 | [diff] [blame] | 680 | |
York Sun | e71372c | 2016-11-18 11:24:40 -0800 | [diff] [blame] | 681 | config ARCH_P4080 |
| 682 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 683 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 684 | select E500MC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 685 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 686 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 687 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 688 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 689 | select SYS_FSL_ERRATUM_A004510 |
| 690 | select SYS_FSL_ERRATUM_A004580 |
| 691 | select SYS_FSL_ERRATUM_A004849 |
| 692 | select SYS_FSL_ERRATUM_A005812 |
| 693 | select SYS_FSL_ERRATUM_A007075 |
| 694 | select SYS_FSL_ERRATUM_CPC_A002 |
| 695 | select SYS_FSL_ERRATUM_CPC_A003 |
| 696 | select SYS_FSL_ERRATUM_CPU_A003999 |
| 697 | select SYS_FSL_ERRATUM_DDR_A003 |
| 698 | select SYS_FSL_ERRATUM_DDR_A003474 |
| 699 | select SYS_FSL_ERRATUM_ELBC_A001 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 700 | select SYS_FSL_ERRATUM_ESDHC111 |
| 701 | select SYS_FSL_ERRATUM_ESDHC13 |
| 702 | select SYS_FSL_ERRATUM_ESDHC135 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 703 | select SYS_FSL_ERRATUM_I2C_A004447 |
| 704 | select SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 705 | select SYS_FSL_ERRATUM_SRIO_A004034 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 706 | select SYS_FSL_PCIE_COMPAT_P4080_PCIE |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 707 | select SYS_P4080_ERRATUM_CPU22 |
| 708 | select SYS_P4080_ERRATUM_PCIE_A003 |
| 709 | select SYS_P4080_ERRATUM_SERDES8 |
| 710 | select SYS_P4080_ERRATUM_SERDES9 |
| 711 | select SYS_P4080_ERRATUM_SERDES_A001 |
| 712 | select SYS_P4080_ERRATUM_SERDES_A005 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 713 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 714 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 715 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 716 | select SYS_FSL_RMU |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 717 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 718 | select SYS_FSL_SEC_COMPAT_4 |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 719 | select FSL_ELBC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 720 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 721 | imply CMD_REGINFO |
Tuomas Tynkkynen | c88ecf4 | 2017-12-08 15:36:14 +0200 | [diff] [blame] | 722 | imply SATA_SIL |
York Sun | e71372c | 2016-11-18 11:24:40 -0800 | [diff] [blame] | 723 | |
York Sun | 9539036 | 2016-11-18 11:39:36 -0800 | [diff] [blame] | 724 | config ARCH_P5040 |
| 725 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 726 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 727 | select E500MC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 728 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 729 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 730 | select SYS_CACHE_SHIFT_6 |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 731 | select SYS_FSL_DDR_VER_44 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 732 | select SYS_FSL_ERRATUM_A004510 |
| 733 | select SYS_FSL_ERRATUM_A004699 |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 734 | select SYS_FSL_ERRATUM_A005275 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 735 | select SYS_FSL_ERRATUM_A005812 |
| 736 | select SYS_FSL_ERRATUM_A006261 |
| 737 | select SYS_FSL_ERRATUM_DDR_A003 |
| 738 | select SYS_FSL_ERRATUM_DDR_A003474 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 739 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 740 | select SYS_FSL_ERRATUM_USB14 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 741 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 742 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 743 | select SYS_FSL_QORIQ_CHASSIS1 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 744 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 745 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 746 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 747 | select SYS_FSL_USB1_PHY_ENABLE |
| 748 | select SYS_FSL_USB2_PHY_ENABLE |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 749 | select SYS_PPC64 |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 750 | select FSL_ELBC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 751 | imply CMD_SATA |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 752 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 753 | imply FSL_SATA |
York Sun | 9539036 | 2016-11-18 11:39:36 -0800 | [diff] [blame] | 754 | |
York Sun | 1034340 | 2016-11-18 12:29:51 -0800 | [diff] [blame] | 755 | config ARCH_QEMU_E500 |
| 756 | bool |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 757 | select SYS_CACHE_SHIFT_5 |
York Sun | 1034340 | 2016-11-18 12:29:51 -0800 | [diff] [blame] | 758 | |
York Sun | e5d5f5a | 2016-11-18 13:01:34 -0800 | [diff] [blame] | 759 | config ARCH_T1024 |
| 760 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 761 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 762 | select E500MC |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 763 | select E5500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 764 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 765 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 766 | select SYS_CACHE_SHIFT_6 |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 767 | select SYS_DPAA_FMAN |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 768 | select SYS_FSL_DDR_VER_50 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 769 | select SYS_FSL_ERRATUM_A008378 |
Jaiprakash Singh | 164a5af | 2020-06-02 12:44:02 +0530 | [diff] [blame] | 770 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 771 | select SYS_FSL_ERRATUM_A009663 |
| 772 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 773 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 774 | select SYS_FSL_HAS_DDR3 |
| 775 | select SYS_FSL_HAS_DDR4 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 776 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 777 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 778 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 779 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 780 | select SYS_FSL_SEC_COMPAT_5 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 781 | select SYS_FSL_SINGLE_SOURCE_CLK |
| 782 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 783 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 784 | select FSL_IFC |
Simon Glass | a1dc980 | 2017-05-17 03:25:10 -0600 | [diff] [blame] | 785 | imply CMD_EEPROM |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 786 | imply CMD_NAND |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 787 | imply CMD_MTDPARTS |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 788 | imply CMD_REGINFO |
York Sun | e5d5f5a | 2016-11-18 13:01:34 -0800 | [diff] [blame] | 789 | |
York Sun | 5d73701 | 2016-11-18 13:11:12 -0800 | [diff] [blame] | 790 | config ARCH_T1040 |
| 791 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 792 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 793 | select E500MC |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 794 | select E5500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 795 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 796 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 797 | select SYS_CACHE_SHIFT_6 |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 798 | select SYS_DPAA_FMAN |
| 799 | select SYS_DPAA_PME |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 800 | select SYS_FSL_DDR_VER_50 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 801 | select SYS_FSL_ERRATUM_A008044 |
| 802 | select SYS_FSL_ERRATUM_A008378 |
Joakim Tjernlund | 73af094 | 2019-11-20 17:07:34 +0100 | [diff] [blame] | 803 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 804 | select SYS_FSL_ERRATUM_A009663 |
| 805 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 806 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 807 | select SYS_FSL_HAS_DDR3 |
| 808 | select SYS_FSL_HAS_DDR4 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 809 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 810 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 811 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 812 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 813 | select SYS_FSL_SEC_COMPAT_5 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 814 | select SYS_FSL_SINGLE_SOURCE_CLK |
| 815 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 816 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 817 | select FSL_IFC |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 818 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 819 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 820 | imply CMD_REGINFO |
York Sun | 5d73701 | 2016-11-18 13:11:12 -0800 | [diff] [blame] | 821 | |
York Sun | 5449c98 | 2016-11-18 13:36:39 -0800 | [diff] [blame] | 822 | config ARCH_T1042 |
| 823 | bool |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 824 | select BACKSIDE_L2_CACHE |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 825 | select E500MC |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 826 | select E5500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 827 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 828 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 829 | select SYS_CACHE_SHIFT_6 |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 830 | select SYS_DPAA_FMAN |
| 831 | select SYS_DPAA_PME |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 832 | select SYS_FSL_DDR_VER_50 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 833 | select SYS_FSL_ERRATUM_A008044 |
| 834 | select SYS_FSL_ERRATUM_A008378 |
Joakim Tjernlund | 73af094 | 2019-11-20 17:07:34 +0100 | [diff] [blame] | 835 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 836 | select SYS_FSL_ERRATUM_A009663 |
| 837 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 838 | select SYS_FSL_ERRATUM_ESDHC111 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 839 | select SYS_FSL_HAS_DDR3 |
| 840 | select SYS_FSL_HAS_DDR4 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 841 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 842 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 843 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 844 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 845 | select SYS_FSL_SEC_COMPAT_5 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 846 | select SYS_FSL_SINGLE_SOURCE_CLK |
| 847 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 848 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 849 | select FSL_IFC |
Tom Rini | d56b4b1 | 2017-07-22 18:36:16 -0400 | [diff] [blame] | 850 | imply CMD_MTDPARTS |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 851 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 852 | imply CMD_REGINFO |
York Sun | 5449c98 | 2016-11-18 13:36:39 -0800 | [diff] [blame] | 853 | |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 854 | config ARCH_T2080 |
| 855 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 856 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 857 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 858 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 859 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 860 | select SYS_CACHE_SHIFT_6 |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 861 | select SYS_DPAA_DCE if !NOBQFMAN |
| 862 | select SYS_DPAA_FMAN if !NOBQFMAN |
| 863 | select SYS_DPAA_PME if !NOBQFMAN |
| 864 | select SYS_DPAA_RMAN if !NOBQFMAN |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 865 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 866 | select SYS_FSL_ERRATUM_A006379 |
| 867 | select SYS_FSL_ERRATUM_A006593 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 868 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 869 | select SYS_FSL_ERRATUM_A007212 |
Tony O'Brien | 09bfd96 | 2016-12-02 09:22:34 +1300 | [diff] [blame] | 870 | select SYS_FSL_ERRATUM_A007815 |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 871 | select SYS_FSL_ERRATUM_A007907 |
Jaiprakash Singh | 164a5af | 2020-06-02 12:44:02 +0530 | [diff] [blame] | 872 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 873 | select SYS_FSL_ERRATUM_A009942 |
York Sun | c01e4a1 | 2016-12-28 08:43:42 -0800 | [diff] [blame] | 874 | select SYS_FSL_ERRATUM_ESDHC111 |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 875 | select FSL_PCIE_RESET |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 876 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 877 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 878 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 879 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 880 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 881 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 882 | select SYS_FSL_SRIO_LIODN |
| 883 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 884 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 885 | select SYS_PMAN if !NOBQFMAN |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 886 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 887 | select FSL_IFC |
Peng Ma | a2d4cb2 | 2019-12-23 09:28:12 +0000 | [diff] [blame] | 888 | imply CMD_SATA |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 889 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 890 | imply CMD_REGINFO |
Peng Ma | a2d4cb2 | 2019-12-23 09:28:12 +0000 | [diff] [blame] | 891 | imply FSL_SATA |
Tom Rini | d7d40f6 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 892 | imply ID_EEPROM |
York Sun | 0f3d80e | 2016-11-21 12:54:19 -0800 | [diff] [blame] | 893 | |
York Sun | 26bc57d | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 894 | config ARCH_T4240 |
| 895 | bool |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 896 | select E500MC |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 897 | select E6500 |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 898 | select FSL_CORENET |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 899 | select FSL_LAW |
Tom Rini | ab92b38 | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 900 | select SYS_CACHE_SHIFT_6 |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 901 | select SYS_DPAA_DCE if !NOBQFMAN |
| 902 | select SYS_DPAA_FMAN if !NOBQFMAN |
| 903 | select SYS_DPAA_PME if !NOBQFMAN |
| 904 | select SYS_DPAA_RMAN if !NOBQFMAN |
York Sun | 22120f1 | 2016-12-28 08:43:46 -0800 | [diff] [blame] | 905 | select SYS_FSL_DDR_VER_47 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 906 | select SYS_FSL_ERRATUM_A004468 |
| 907 | select SYS_FSL_ERRATUM_A005871 |
| 908 | select SYS_FSL_ERRATUM_A006261 |
| 909 | select SYS_FSL_ERRATUM_A006379 |
| 910 | select SYS_FSL_ERRATUM_A006593 |
Tom Rini | 601483f | 2022-06-16 14:04:40 -0400 | [diff] [blame] | 911 | select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 912 | select SYS_FSL_ERRATUM_A007798 |
Tony O'Brien | 09bfd96 | 2016-12-02 09:22:34 +1300 | [diff] [blame] | 913 | select SYS_FSL_ERRATUM_A007815 |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 914 | select SYS_FSL_ERRATUM_A007907 |
Jaiprakash Singh | 164a5af | 2020-06-02 12:44:02 +0530 | [diff] [blame] | 915 | select SYS_FSL_ERRATUM_A008109 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 916 | select SYS_FSL_ERRATUM_A009942 |
York Sun | d26e34c | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 917 | select SYS_FSL_HAS_DDR3 |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 918 | select SYS_FSL_HAS_SEC |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 919 | select SYS_FSL_QORIQ_CHASSIS2 |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 920 | select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
York Sun | 90b8038 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 921 | select SYS_FSL_SEC_BE |
York Sun | 2c2e2c9 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 922 | select SYS_FSL_SEC_COMPAT_4 |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 923 | select SYS_FSL_SRIO_LIODN |
| 924 | select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN |
| 925 | select SYS_FSL_USB_DUAL_PHY_ENABLE |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 926 | select SYS_PMAN if !NOBQFMAN |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 927 | select SYS_PPC64 |
Prabhakar Kushwaha | d98b98d | 2017-02-02 15:01:13 +0530 | [diff] [blame] | 928 | select FSL_IFC |
Simon Glass | 3bf926c | 2017-06-14 21:28:24 -0600 | [diff] [blame] | 929 | imply CMD_SATA |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 930 | imply CMD_NAND |
Christophe Leroy | fa37922 | 2017-08-04 16:34:40 -0600 | [diff] [blame] | 931 | imply CMD_REGINFO |
Tuomas Tynkkynen | 9920d15 | 2017-12-08 15:36:17 +0200 | [diff] [blame] | 932 | imply FSL_SATA |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 933 | |
Jagdish Gediya | 96699f0 | 2018-09-03 21:35:10 +0530 | [diff] [blame] | 934 | config MPC85XX_HAVE_RESET_VECTOR |
Tom Rini | 3db78c8 | 2022-12-04 10:13:40 -0500 | [diff] [blame] | 935 | bool "Indicate reset vector at CFG_RESET_VECTOR_ADDRESS - 0xffc" |
Jagdish Gediya | 96699f0 | 2018-09-03 21:35:10 +0530 | [diff] [blame] | 936 | depends on MPC85xx |
| 937 | |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 938 | config BTB |
| 939 | bool "toggle branch predition" |
| 940 | |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 941 | config BOOKE |
| 942 | bool |
| 943 | default y |
| 944 | |
| 945 | config E500 |
| 946 | bool |
| 947 | default y |
| 948 | help |
| 949 | Enable PowerPC E500 cores, including e500v1, e500v2, e500mc |
| 950 | |
| 951 | config E500MC |
| 952 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 953 | select BTB |
Simon Glass | 6500ec7 | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 954 | imply CMD_PCI |
York Sun | f8dee36 | 2016-12-28 08:43:27 -0800 | [diff] [blame] | 955 | help |
| 956 | Enble PowerPC E500MC core |
| 957 | |
Tom Rini | f2428ac | 2022-03-24 17:18:01 -0400 | [diff] [blame] | 958 | config E5500 |
| 959 | bool |
| 960 | |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 961 | config E6500 |
| 962 | bool |
Tom Rini | a3041d9 | 2022-02-23 12:28:15 -0500 | [diff] [blame] | 963 | select BTB |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 964 | help |
| 965 | Enable PowerPC E6500 core |
| 966 | |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 967 | config NOBQFMAN |
| 968 | bool |
| 969 | |
York Sun | 05cb79a | 2016-12-02 10:44:34 -0800 | [diff] [blame] | 970 | config FSL_LAW |
| 971 | bool |
| 972 | help |
| 973 | Use Freescale common code for Local Access Window |
York Sun | 26bc57d | 2016-11-21 13:35:41 -0800 | [diff] [blame] | 974 | |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 975 | config HETROGENOUS_CLUSTERS |
| 976 | bool |
| 977 | |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 978 | config MAX_CPUS |
| 979 | int "Maximum number of CPUs permitted for MPC85xx" |
| 980 | default 12 if ARCH_T4240 |
Tom Rini | ec6b37c | 2021-05-23 10:58:05 -0400 | [diff] [blame] | 981 | default 8 if ARCH_P4080 |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 982 | default 4 if ARCH_B4860 || \ |
| 983 | ARCH_P2041 || \ |
| 984 | ARCH_P3041 || \ |
| 985 | ARCH_P5040 || \ |
| 986 | ARCH_T1040 || \ |
| 987 | ARCH_T1042 || \ |
Tom Rini | 2322b95 | 2021-02-20 20:06:21 -0500 | [diff] [blame] | 988 | ARCH_T2080 |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 989 | default 2 if ARCH_B4420 || \ |
| 990 | ARCH_BSC9132 || \ |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 991 | ARCH_P1020 || \ |
| 992 | ARCH_P1021 || \ |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 993 | ARCH_P1023 || \ |
| 994 | ARCH_P1024 || \ |
| 995 | ARCH_P1025 || \ |
| 996 | ARCH_P2020 || \ |
York Sun | 3f82b56 | 2016-11-23 12:30:40 -0800 | [diff] [blame] | 997 | ARCH_T1024 |
| 998 | default 1 |
| 999 | help |
| 1000 | Set this number to the maximum number of possible CPUs in the SoC. |
| 1001 | SoCs may have multiple clusters with each cluster may have multiple |
| 1002 | ports. If some ports are reserved but higher ports are used for |
| 1003 | cores, count the reserved ports. This will allocate enough memory |
| 1004 | in spin table to properly handle all cores. |
| 1005 | |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1006 | config SYS_CCSRBAR_DEFAULT |
| 1007 | hex "Default CCSRBAR address" |
| 1008 | default 0xff700000 if ARCH_BSC9131 || \ |
| 1009 | ARCH_BSC9132 || \ |
| 1010 | ARCH_C29X || \ |
| 1011 | ARCH_MPC8536 || \ |
| 1012 | ARCH_MPC8540 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1013 | ARCH_MPC8544 || \ |
| 1014 | ARCH_MPC8548 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1015 | ARCH_MPC8560 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1016 | ARCH_P1010 || \ |
| 1017 | ARCH_P1011 || \ |
| 1018 | ARCH_P1020 || \ |
| 1019 | ARCH_P1021 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1020 | ARCH_P1024 || \ |
| 1021 | ARCH_P1025 || \ |
| 1022 | ARCH_P2020 |
| 1023 | default 0xff600000 if ARCH_P1023 |
| 1024 | default 0xfe000000 if ARCH_B4420 || \ |
| 1025 | ARCH_B4860 || \ |
| 1026 | ARCH_P2041 || \ |
| 1027 | ARCH_P3041 || \ |
| 1028 | ARCH_P4080 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1029 | ARCH_P5040 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1030 | ARCH_T1024 || \ |
| 1031 | ARCH_T1040 || \ |
| 1032 | ARCH_T1042 || \ |
| 1033 | ARCH_T2080 || \ |
York Sun | 830fc1b | 2016-12-01 13:26:06 -0800 | [diff] [blame] | 1034 | ARCH_T4240 |
| 1035 | default 0xe0000000 if ARCH_QEMU_E500 |
| 1036 | help |
| 1037 | Default value of CCSRBAR comes from power-on-reset. It |
| 1038 | is fixed on each SoC. Some SoCs can have different value |
| 1039 | if changed by pre-boot regime. The value here must match |
| 1040 | the current value in SoC. If not sure, do not change. |
| 1041 | |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 1042 | config SYS_DPAA_PME |
| 1043 | bool |
| 1044 | |
| 1045 | config SYS_DPAA_DCE |
| 1046 | bool |
| 1047 | |
| 1048 | config SYS_DPAA_RMAN |
| 1049 | bool |
| 1050 | |
Tom Rini | fdd0da4 | 2022-03-11 09:11:59 -0500 | [diff] [blame] | 1051 | config A003399_NOR_WORKAROUND |
| 1052 | bool |
| 1053 | help |
| 1054 | Enables a workaround for IFC erratum A003399. It is only required |
| 1055 | during NOR boot. |
| 1056 | |
Tom Rini | 5f7c886 | 2022-03-11 09:12:00 -0500 | [diff] [blame] | 1057 | config A008044_WORKAROUND |
| 1058 | bool |
| 1059 | help |
| 1060 | Enables a workaround for T1040/T1042 erratum A008044. It is only |
| 1061 | required during NAND boot and valid for Rev 1.0 SoC revision |
| 1062 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1063 | config SYS_FSL_ERRATUM_A004468 |
| 1064 | bool |
| 1065 | |
| 1066 | config SYS_FSL_ERRATUM_A004477 |
| 1067 | bool |
| 1068 | |
| 1069 | config SYS_FSL_ERRATUM_A004508 |
| 1070 | bool |
| 1071 | |
| 1072 | config SYS_FSL_ERRATUM_A004580 |
| 1073 | bool |
| 1074 | |
| 1075 | config SYS_FSL_ERRATUM_A004699 |
| 1076 | bool |
| 1077 | |
| 1078 | config SYS_FSL_ERRATUM_A004849 |
| 1079 | bool |
| 1080 | |
| 1081 | config SYS_FSL_ERRATUM_A004510 |
| 1082 | bool |
| 1083 | |
| 1084 | config SYS_FSL_ERRATUM_A004510_SVR_REV |
| 1085 | hex |
| 1086 | depends on SYS_FSL_ERRATUM_A004510 |
| 1087 | default 0x20 if ARCH_P4080 |
| 1088 | default 0x10 |
| 1089 | |
| 1090 | config SYS_FSL_ERRATUM_A004510_SVR_REV2 |
| 1091 | hex |
| 1092 | depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041)) |
| 1093 | default 0x11 |
| 1094 | |
| 1095 | config SYS_FSL_ERRATUM_A005125 |
| 1096 | bool |
| 1097 | |
| 1098 | config SYS_FSL_ERRATUM_A005434 |
| 1099 | bool |
| 1100 | |
| 1101 | config SYS_FSL_ERRATUM_A005812 |
| 1102 | bool |
| 1103 | |
| 1104 | config SYS_FSL_ERRATUM_A005871 |
| 1105 | bool |
| 1106 | |
Chris Packham | 4eaf7f5 | 2018-10-04 20:03:53 +1300 | [diff] [blame] | 1107 | config SYS_FSL_ERRATUM_A005275 |
| 1108 | bool |
| 1109 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1110 | config SYS_FSL_ERRATUM_A006261 |
| 1111 | bool |
| 1112 | |
| 1113 | config SYS_FSL_ERRATUM_A006379 |
| 1114 | bool |
| 1115 | |
| 1116 | config SYS_FSL_ERRATUM_A006384 |
| 1117 | bool |
| 1118 | |
| 1119 | config SYS_FSL_ERRATUM_A006475 |
| 1120 | bool |
| 1121 | |
| 1122 | config SYS_FSL_ERRATUM_A006593 |
| 1123 | bool |
| 1124 | |
| 1125 | config SYS_FSL_ERRATUM_A007075 |
| 1126 | bool |
| 1127 | |
| 1128 | config SYS_FSL_ERRATUM_A007186 |
| 1129 | bool |
| 1130 | |
| 1131 | config SYS_FSL_ERRATUM_A007212 |
| 1132 | bool |
| 1133 | |
Tony O'Brien | 09bfd96 | 2016-12-02 09:22:34 +1300 | [diff] [blame] | 1134 | config SYS_FSL_ERRATUM_A007815 |
| 1135 | bool |
| 1136 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1137 | config SYS_FSL_ERRATUM_A007798 |
| 1138 | bool |
| 1139 | |
Darwin Dingel | 06ad970 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 1140 | config SYS_FSL_ERRATUM_A007907 |
| 1141 | bool |
| 1142 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1143 | config SYS_FSL_ERRATUM_A008044 |
| 1144 | bool |
Tom Rini | 5f7c886 | 2022-03-11 09:12:00 -0500 | [diff] [blame] | 1145 | select A008044_WORKAROUND if MTD_RAW_NAND |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1146 | |
| 1147 | config SYS_FSL_ERRATUM_CPC_A002 |
| 1148 | bool |
| 1149 | |
| 1150 | config SYS_FSL_ERRATUM_CPC_A003 |
| 1151 | bool |
| 1152 | |
| 1153 | config SYS_FSL_ERRATUM_CPU_A003999 |
| 1154 | bool |
| 1155 | |
| 1156 | config SYS_FSL_ERRATUM_ELBC_A001 |
| 1157 | bool |
| 1158 | |
| 1159 | config SYS_FSL_ERRATUM_I2C_A004447 |
| 1160 | bool |
| 1161 | |
| 1162 | config SYS_FSL_A004447_SVR_REV |
| 1163 | hex |
| 1164 | depends on SYS_FSL_ERRATUM_I2C_A004447 |
| 1165 | default 0x00 if ARCH_MPC8548 |
| 1166 | default 0x10 if ARCH_P1010 |
| 1167 | default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132 |
Tom Rini | a99dab1 | 2021-02-20 20:06:30 -0500 | [diff] [blame] | 1168 | default 0x20 if ARCH_P3041 || ARCH_P4080 |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1169 | |
| 1170 | config SYS_FSL_ERRATUM_IFC_A002769 |
| 1171 | bool |
| 1172 | |
| 1173 | config SYS_FSL_ERRATUM_IFC_A003399 |
| 1174 | bool |
| 1175 | |
| 1176 | config SYS_FSL_ERRATUM_NMG_CPU_A011 |
| 1177 | bool |
| 1178 | |
| 1179 | config SYS_FSL_ERRATUM_NMG_ETSEC129 |
| 1180 | bool |
| 1181 | |
| 1182 | config SYS_FSL_ERRATUM_NMG_LBC103 |
| 1183 | bool |
| 1184 | |
| 1185 | config SYS_FSL_ERRATUM_P1010_A003549 |
| 1186 | bool |
| 1187 | |
| 1188 | config SYS_FSL_ERRATUM_SATA_A001 |
| 1189 | bool |
| 1190 | |
| 1191 | config SYS_FSL_ERRATUM_SEC_A003571 |
| 1192 | bool |
| 1193 | |
| 1194 | config SYS_FSL_ERRATUM_SRIO_A004034 |
| 1195 | bool |
| 1196 | |
| 1197 | config SYS_FSL_ERRATUM_USB14 |
| 1198 | bool |
| 1199 | |
Tom Rini | f76750d | 2021-12-11 14:55:51 -0500 | [diff] [blame] | 1200 | config SYS_HAS_SERDES |
| 1201 | bool |
| 1202 | |
York Sun | 63659ff | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 1203 | config SYS_P4080_ERRATUM_CPU22 |
| 1204 | bool |
| 1205 | |
| 1206 | config SYS_P4080_ERRATUM_PCIE_A003 |
| 1207 | bool |
| 1208 | |
| 1209 | config SYS_P4080_ERRATUM_SERDES8 |
| 1210 | bool |
| 1211 | |
| 1212 | config SYS_P4080_ERRATUM_SERDES9 |
| 1213 | bool |
| 1214 | |
| 1215 | config SYS_P4080_ERRATUM_SERDES_A001 |
| 1216 | bool |
| 1217 | |
| 1218 | config SYS_P4080_ERRATUM_SERDES_A005 |
| 1219 | bool |
| 1220 | |
Hou Zhiqiang | c16dfd0 | 2019-05-22 22:46:03 +0800 | [diff] [blame] | 1221 | config FSL_PCIE_DISABLE_ASPM |
| 1222 | bool |
| 1223 | |
Hou Zhiqiang | 2b12f6c | 2019-05-23 11:52:44 +0800 | [diff] [blame] | 1224 | config FSL_PCIE_RESET |
| 1225 | bool |
| 1226 | |
Tom Rini | 2db82bf | 2022-11-16 13:10:34 -0500 | [diff] [blame] | 1227 | config SYS_PMAN |
| 1228 | bool |
| 1229 | |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 1230 | config SYS_FSL_RAID_ENGINE |
| 1231 | bool |
| 1232 | |
| 1233 | config SYS_FSL_RMU |
| 1234 | bool |
| 1235 | |
York Sun | 7371774 | 2016-12-28 08:43:49 -0800 | [diff] [blame] | 1236 | config SYS_FSL_QORIQ_CHASSIS1 |
| 1237 | bool |
| 1238 | |
| 1239 | config SYS_FSL_QORIQ_CHASSIS2 |
| 1240 | bool |
| 1241 | |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1242 | config SYS_FSL_NUM_LAWS |
| 1243 | int "Number of local access windows" |
| 1244 | depends on FSL_LAW |
| 1245 | default 32 if ARCH_B4420 || \ |
| 1246 | ARCH_B4860 || \ |
| 1247 | ARCH_P2041 || \ |
| 1248 | ARCH_P3041 || \ |
| 1249 | ARCH_P4080 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1250 | ARCH_P5040 || \ |
| 1251 | ARCH_T2080 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1252 | ARCH_T4240 |
Tom Rini | 6c3d993 | 2021-05-14 21:34:22 -0400 | [diff] [blame] | 1253 | default 16 if ARCH_T1024 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1254 | ARCH_T1040 || \ |
| 1255 | ARCH_T1042 |
| 1256 | default 12 if ARCH_BSC9131 || \ |
| 1257 | ARCH_BSC9132 || \ |
| 1258 | ARCH_C29X || \ |
| 1259 | ARCH_MPC8536 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1260 | ARCH_P1010 || \ |
| 1261 | ARCH_P1011 || \ |
| 1262 | ARCH_P1020 || \ |
| 1263 | ARCH_P1021 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1264 | ARCH_P1023 || \ |
| 1265 | ARCH_P1024 || \ |
| 1266 | ARCH_P1025 || \ |
| 1267 | ARCH_P2020 |
| 1268 | default 10 if ARCH_MPC8544 || \ |
Tom Rini | 8069689 | 2021-05-14 21:34:23 -0400 | [diff] [blame] | 1269 | ARCH_MPC8548 |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1270 | default 8 if ARCH_MPC8540 || \ |
York Sun | 8303acb | 2016-12-01 14:05:02 -0800 | [diff] [blame] | 1271 | ARCH_MPC8560 |
| 1272 | help |
| 1273 | Number of local access windows. This is fixed per SoC. |
| 1274 | If not sure, do not change. |
| 1275 | |
Tom Rini | 7da6a9e | 2022-07-23 13:05:11 -0400 | [diff] [blame] | 1276 | config SYS_FSL_CORES_PER_CLUSTER |
| 1277 | int |
| 1278 | depends on SYS_FSL_QORIQ_CHASSIS2 |
| 1279 | default 4 if ARCH_B4860 || ARCH_T2080 || ARCH_T4240 |
| 1280 | default 2 if ARCH_B4420 |
| 1281 | default 1 if ARCH_T1024 || ARCH_T1040 || ARCH_T1042 |
| 1282 | |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 1283 | config SYS_FSL_THREADS_PER_CORE |
| 1284 | int |
Tom Rini | 7da6a9e | 2022-07-23 13:05:11 -0400 | [diff] [blame] | 1285 | depends on SYS_FSL_QORIQ_CHASSIS2 |
York Sun | 9ec1010 | 2016-12-28 08:43:48 -0800 | [diff] [blame] | 1286 | default 2 if E6500 |
| 1287 | default 1 |
| 1288 | |
York Sun | 26e79b6 | 2016-12-28 08:43:28 -0800 | [diff] [blame] | 1289 | config SYS_NUM_TLBCAMS |
| 1290 | int "Number of TLB CAM entries" |
| 1291 | default 64 if E500MC |
| 1292 | default 16 |
| 1293 | help |
| 1294 | Number of TLB CAM entries for Book-E chips. 64 for E500MC, |
| 1295 | 16 for other E500 SoCs. |
| 1296 | |
Tom Rini | 960379d | 2022-12-02 16:42:33 -0500 | [diff] [blame] | 1297 | config L2_CACHE |
| 1298 | bool "Enable L2 cache support" |
| 1299 | |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 1300 | if HETROGENOUS_CLUSTERS |
| 1301 | |
| 1302 | config SYS_MAPLE |
| 1303 | def_bool y |
| 1304 | |
| 1305 | config SYS_CPRI |
| 1306 | def_bool y |
| 1307 | |
| 1308 | config PPC_CLUSTER_START |
| 1309 | int |
| 1310 | default 0 |
| 1311 | |
| 1312 | config DSP_CLUSTER_START |
| 1313 | int |
| 1314 | default 1 |
| 1315 | |
| 1316 | config SYS_CPRI_CLK |
| 1317 | int |
| 1318 | default 3 |
| 1319 | |
| 1320 | config SYS_ULB_CLK |
| 1321 | int |
| 1322 | default 4 |
| 1323 | |
| 1324 | config SYS_ETVPE_CLK |
| 1325 | int |
| 1326 | default 1 |
Tom Rini | 3a581af | 2022-12-02 16:42:21 -0500 | [diff] [blame] | 1327 | |
| 1328 | config MAX_DSP_CPUS |
| 1329 | int |
| 1330 | default 12 if ARCH_B4860 |
| 1331 | default 2 if ARCH_B4420 |
Tom Rini | 1e7750f | 2022-06-16 14:04:34 -0400 | [diff] [blame] | 1332 | endif |
| 1333 | |
Tom Rini | 22a2283 | 2022-10-28 20:27:00 -0400 | [diff] [blame] | 1334 | config SYS_L2_SIZE_256KB |
| 1335 | bool |
| 1336 | |
| 1337 | config SYS_L2_SIZE_512KB |
| 1338 | bool |
| 1339 | |
| 1340 | config SYS_L2_SIZE |
| 1341 | int |
| 1342 | default 262144 if SYS_L2_SIZE_256KB |
| 1343 | default 524288 if SYS_L2_SIZE_512KB |
| 1344 | |
Tom Rini | b40d2b2 | 2022-03-18 08:38:32 -0400 | [diff] [blame] | 1345 | config BACKSIDE_L2_CACHE |
| 1346 | bool |
| 1347 | |
Tom Rini | b85d759 | 2022-10-28 20:27:01 -0400 | [diff] [blame] | 1348 | config SYS_L3_SIZE_256KB |
| 1349 | bool |
| 1350 | |
| 1351 | config SYS_L3_SIZE_512KB |
| 1352 | bool |
| 1353 | |
| 1354 | config SYS_L3_SIZE_1024KB |
| 1355 | bool |
| 1356 | |
| 1357 | config SYS_L3_SIZE |
| 1358 | int |
| 1359 | default 262144 if SYS_L3_SIZE_256KB |
| 1360 | default 524288 if SYS_L3_SIZE_512KB |
| 1361 | default 1048576 if SYS_L3_SIZE_512KB |
| 1362 | |
York Sun | 4851278 | 2016-12-28 08:43:50 -0800 | [diff] [blame] | 1363 | config SYS_PPC64 |
| 1364 | bool |
| 1365 | |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1366 | config SYS_PPC_E500_USE_DEBUG_TLB |
| 1367 | bool |
| 1368 | |
Prabhakar Kushwaha | 0687897 | 2017-02-02 15:01:48 +0530 | [diff] [blame] | 1369 | config FSL_ELBC |
| 1370 | bool |
| 1371 | |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1372 | config SYS_PPC_E500_DEBUG_TLB |
| 1373 | int "Temporary TLB entry for external debugger" |
| 1374 | depends on SYS_PPC_E500_USE_DEBUG_TLB |
| 1375 | default 0 if ARCH_MPC8544 || ARCH_MPC8548 |
| 1376 | default 1 if ARCH_MPC8536 |
Tom Rini | ed7fe2b | 2021-05-14 21:34:25 -0400 | [diff] [blame] | 1377 | default 2 if ARCH_P1011 || \ |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1378 | ARCH_P1020 || \ |
| 1379 | ARCH_P1021 || \ |
York Sun | 53c9538 | 2016-12-28 08:43:29 -0800 | [diff] [blame] | 1380 | ARCH_P1024 || \ |
| 1381 | ARCH_P1025 || \ |
| 1382 | ARCH_P2020 |
| 1383 | default 3 if ARCH_P1010 || \ |
| 1384 | ARCH_BSC9132 || \ |
| 1385 | ARCH_C29X |
| 1386 | help |
| 1387 | Select a temporary TLB entry to be used during boot to work |
| 1388 | around limitations in e500v1 and e500v2 external debugger |
| 1389 | support. This reduces the portions of the boot code where |
| 1390 | breakpoints and single stepping do not work. The value of this |
| 1391 | symbol should be set to the TLB1 entry to be used for this |
| 1392 | purpose. If unsure, do not change. |
| 1393 | |
Prabhakar Kushwaha | 1c40707 | 2017-02-02 15:01:26 +0530 | [diff] [blame] | 1394 | config SYS_FSL_IFC_CLK_DIV |
| 1395 | int "Divider of platform clock" |
| 1396 | depends on FSL_IFC |
| 1397 | default 2 if ARCH_B4420 || \ |
| 1398 | ARCH_B4860 || \ |
| 1399 | ARCH_T1024 || \ |
Prabhakar Kushwaha | 1c40707 | 2017-02-02 15:01:26 +0530 | [diff] [blame] | 1400 | ARCH_T1040 || \ |
| 1401 | ARCH_T1042 || \ |
Prabhakar Kushwaha | 1c40707 | 2017-02-02 15:01:26 +0530 | [diff] [blame] | 1402 | ARCH_T4240 |
| 1403 | default 1 |
| 1404 | help |
| 1405 | Defines divider of platform clock(clock input to |
| 1406 | IFC controller). |
| 1407 | |
Prabhakar Kushwaha | add63f9 | 2017-02-02 15:02:00 +0530 | [diff] [blame] | 1408 | config SYS_FSL_LBC_CLK_DIV |
| 1409 | int "Divider of platform clock" |
| 1410 | depends on FSL_ELBC || ARCH_MPC8540 || \ |
Tom Rini | a857133 | 2021-05-14 21:34:20 -0400 | [diff] [blame] | 1411 | ARCH_MPC8548 || \ |
Tom Rini | 8069689 | 2021-05-14 21:34:23 -0400 | [diff] [blame] | 1412 | ARCH_MPC8560 |
Prabhakar Kushwaha | add63f9 | 2017-02-02 15:02:00 +0530 | [diff] [blame] | 1413 | |
| 1414 | default 2 if ARCH_P2041 || \ |
| 1415 | ARCH_P3041 || \ |
| 1416 | ARCH_P4080 || \ |
Prabhakar Kushwaha | add63f9 | 2017-02-02 15:02:00 +0530 | [diff] [blame] | 1417 | ARCH_P5040 |
| 1418 | default 1 |
| 1419 | |
| 1420 | help |
| 1421 | Defines divider of platform clock(clock input to |
| 1422 | eLBC controller). |
| 1423 | |
Tom Rini | fbc3621 | 2022-06-15 12:03:45 -0400 | [diff] [blame] | 1424 | config ENABLE_36BIT_PHYS |
| 1425 | bool "Enable 36bit physical address space support" |
| 1426 | |
Tom Rini | 3dab405 | 2022-06-25 11:02:43 -0400 | [diff] [blame] | 1427 | config SYS_BOOK3E_HV |
| 1428 | bool "Category E.HV is supported" |
| 1429 | depends on BOOKE |
| 1430 | |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 1431 | config FSL_CORENET |
| 1432 | bool |
| 1433 | select SYS_FSL_CPC |
| 1434 | |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 1435 | config FSL_NGPIXIS |
| 1436 | bool |
| 1437 | |
Tom Rini | f6c1f91 | 2022-06-25 11:02:45 -0400 | [diff] [blame] | 1438 | config SYS_CPC_REINIT_F |
| 1439 | bool |
| 1440 | help |
| 1441 | The CPC is configured as SRAM at the time of U-Boot entry and is |
| 1442 | required to be re-initialized. |
| 1443 | |
| 1444 | config SYS_FSL_CPC |
Tom Rini | 6f6b970 | 2022-07-23 13:05:08 -0400 | [diff] [blame] | 1445 | bool |
Tom Rini | f6c1f91 | 2022-06-25 11:02:45 -0400 | [diff] [blame] | 1446 | |
Tom Rini | 38d091a | 2022-06-27 13:35:46 -0400 | [diff] [blame] | 1447 | config SYS_CACHE_STASHING |
| 1448 | bool "Enable cache stashing" |
| 1449 | |
Tom Rini | 4143a23 | 2022-07-31 21:08:28 -0400 | [diff] [blame] | 1450 | config SYS_FSL_PCIE_COMPAT_P4080_PCIE |
| 1451 | bool |
| 1452 | |
| 1453 | config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
| 1454 | bool |
| 1455 | |
| 1456 | config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
| 1457 | bool |
| 1458 | |
| 1459 | config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
| 1460 | bool |
| 1461 | |
| 1462 | config SYS_FSL_PCIE_COMPAT |
| 1463 | string |
| 1464 | depends on FSL_CORENET |
| 1465 | default "fsl,p4080-pcie" if SYS_FSL_PCIE_COMPAT_P4080_PCIE |
| 1466 | default "fsl,qoriq-pcie-v2.2" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22 |
| 1467 | default "fsl,qoriq-pcie-v2.4" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24 |
| 1468 | default "fsl,qoriq-pcie-v3.0" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30 |
| 1469 | help |
| 1470 | Defines the string to utilize when trying to match PCIe device tree |
| 1471 | nodes for the given platform. |
| 1472 | |
Tom Rini | ff4e87c | 2022-07-31 21:08:29 -0400 | [diff] [blame] | 1473 | config SYS_FSL_SINGLE_SOURCE_CLK |
| 1474 | bool |
| 1475 | |
| 1476 | config SYS_FSL_SRIO_LIODN |
| 1477 | bool |
| 1478 | |
| 1479 | config SYS_FSL_TBCLK_DIV |
| 1480 | int |
| 1481 | default 32 if ARCH_P2041 || ARCH_P3041 |
| 1482 | default 16 if ARCH_P4080 || ARCH_P5040 || ARCH_T4240 || ARCH_B4860 || \ |
| 1483 | ARCH_B4420 || ARCH_T1040 || ARCH_T1042 || \ |
| 1484 | ARCH_T1024 || ARCH_T2080 |
| 1485 | default 8 |
| 1486 | help |
| 1487 | Defines the core time base clock divider ratio compared to the system |
| 1488 | clock. On most PQ3 devices this is 8, on newer QorIQ devices it can |
| 1489 | be 16 or 32. The ratio varies from SoC to Soc. |
| 1490 | |
| 1491 | config SYS_FSL_USB1_PHY_ENABLE |
| 1492 | bool |
| 1493 | |
| 1494 | config SYS_FSL_USB2_PHY_ENABLE |
| 1495 | bool |
| 1496 | |
| 1497 | config SYS_FSL_USB_DUAL_PHY_ENABLE |
| 1498 | bool |
| 1499 | |
Tom Rini | de47ff5 | 2022-06-10 22:59:37 -0400 | [diff] [blame] | 1500 | config SYS_MPC85XX_NO_RESETVEC |
| 1501 | bool "Discard resetvec section and move bootpg section up" |
Tom Rini | 88c2e91 | 2022-12-29 09:50:03 -0500 | [diff] [blame] | 1502 | depends on MPC85xx && !MPC85XX_HAVE_RESET_VECTOR |
Tom Rini | de47ff5 | 2022-06-10 22:59:37 -0400 | [diff] [blame] | 1503 | help |
| 1504 | If this variable is specified, the section .resetvec is not kept and |
| 1505 | the section .bootpg is placed in the previous 4k of the .text section. |
| 1506 | |
| 1507 | config SPL_SYS_MPC85XX_NO_RESETVEC |
| 1508 | bool "Discard resetvec section and move bootpg section up, in SPL" |
Tom Rini | 88c2e91 | 2022-12-29 09:50:03 -0500 | [diff] [blame] | 1509 | depends on MPC85xx && SPL && !MPC85XX_HAVE_RESET_VECTOR |
Tom Rini | de47ff5 | 2022-06-10 22:59:37 -0400 | [diff] [blame] | 1510 | help |
| 1511 | If this variable is specified, the section .resetvec is not kept and |
| 1512 | the section .bootpg is placed in the previous 4k of the .text section, |
| 1513 | of the SPL portion of the binary. |
| 1514 | |
| 1515 | config TPL_SYS_MPC85XX_NO_RESETVEC |
| 1516 | bool "Discard resetvec section and move bootpg section up, in TPL" |
Tom Rini | 88c2e91 | 2022-12-29 09:50:03 -0500 | [diff] [blame] | 1517 | depends on MPC85xx && TPL && !MPC85XX_HAVE_RESET_VECTOR |
Tom Rini | de47ff5 | 2022-06-10 22:59:37 -0400 | [diff] [blame] | 1518 | help |
| 1519 | If this variable is specified, the section .resetvec is not kept and |
| 1520 | the section .bootpg is placed in the previous 4k of the .text section, |
| 1521 | of the SPL portion of the binary. |
| 1522 | |
Rajesh Bhagat | c8c0170 | 2021-02-15 09:46:14 +0100 | [diff] [blame] | 1523 | config FSL_VIA |
| 1524 | bool |
| 1525 | |
Bin Meng | 1d636a0 | 2021-02-25 17:22:58 +0800 | [diff] [blame] | 1526 | source "board/emulation/qemu-ppce500/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1527 | source "board/freescale/mpc8548cds/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1528 | source "board/freescale/p1010rdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1529 | source "board/freescale/p1_p2_rdb_pc/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1530 | source "board/freescale/p2041rdb/Kconfig" |
Shengzhou Liu | 48c6f32 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 1531 | source "board/freescale/t102xrdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1532 | source "board/freescale/t104xrdb/Kconfig" |
| 1533 | source "board/freescale/t208xqds/Kconfig" |
| 1534 | source "board/freescale/t208xrdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1535 | source "board/freescale/t4rdb/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1536 | source "board/socrates/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1537 | |
| 1538 | endmenu |