blob: 39ad03acd2e43dada686be633edb8ee993e04feb [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "ARM architecture"
2 depends on ARM
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "arm"
6
Masahiro Yamada016a9542014-09-14 03:01:51 +09007config ARM64
8 bool
Dan Carpenter0cff87c2024-03-04 10:04:29 +03009 select 64BIT
Masahiro Yamadabb6b1422016-07-25 19:56:03 +090010 select PHYS_64BIT
Tom Rini067716b2016-08-22 08:22:17 -040011 select SYS_CACHE_SHIFT_6
Sean Anderson1dd56db2022-04-12 10:59:04 -040012 imply SPL_SEPARATE_BSS
Masahiro Yamada016a9542014-09-14 03:01:51 +090013
Marek Vasut270f8712021-08-30 15:05:23 +020014config ARM64_CRC32
15 bool "Enable support for CRC32 instruction"
Tom Rinic2e5eea2023-04-05 19:48:51 -040016 depends on ARM64 && CC_IS_GCC
Marek Vasut270f8712021-08-30 15:05:23 +020017 default y
18 help
19 ARMv8 implements dedicated crc32 instruction for crc32 calculation.
20 This is faster than software crc32 calculation. This instruction may
21 not be present on all ARMv8.0, but is always present on ARMv8.1 and
22 newer.
23
Peng Fanbf8c4ce2022-04-13 17:47:18 +080024config COUNTER_FREQUENCY
25 int "Timer clock frequency"
26 depends on ARM64 || CPU_V7A
Peng Fan4e651752022-04-13 17:47:19 +080027 default 8000000 if IMX8 || MX7 || MX6UL || MX6ULL
28 default 24000000 if ARCH_SUNXI || ARCH_EXYNOS || ROCKCHIP_RK3128 || \
29 ROCKCHIP_RK3288 || ROCKCHIP_RK322X || ROCKCHIP_RK3036
30 default 25000000 if ARCH_LX2160A || ARCH_LX2162A || ARCH_LS1088A
31 default 100000000 if ARCH_ZYNQMP
Jit Loon Lim386fca62024-03-12 22:01:03 +080032 default 200000000 if ARCH_SOCFPGA && ARM64 && TARGET_SOCFPGA_AGILEX5
Peng Fanbf8c4ce2022-04-13 17:47:18 +080033 default 0
34 help
35 For platforms with ARMv8-A and ARMv7-A which features a system
36 counter, those platforms needs software to program the counter
37 frequency. Setup time clock frequency for certain platform.
38 0 means no need to configure the system counter frequency.
39 For platforms needs the frequency set in U-Boot with a
40 pre-defined value, should have the macro defined as a non-zero value.
41
Stephen Warren49e93872017-11-02 18:11:27 -060042config POSITION_INDEPENDENT
43 bool "Generate position-independent pre-relocation code"
Chia-Wei Wangcd82f192021-08-03 10:50:10 +080044 depends on ARM64 || CPU_V7A
Stephen Warren49e93872017-11-02 18:11:27 -060045 help
46 U-Boot expects to be linked to a specific hard-coded address, and to
47 be loaded to and run from that address. This option lifts that
Edgar E. Iglesias11f4fbf2020-09-09 19:07:24 +020048 restriction, thus allowing the code to be loaded to and executed from
49 almost any 4K aligned address. This logic relies on the relocation
Robert P. J. Daye852b302019-12-25 06:34:07 -050050 information that is embedded in the binary to support U-Boot
Stephen Warren49e93872017-11-02 18:11:27 -060051 relocating itself to the top-of-RAM later during execution.
Stephen Warrene6c90442017-12-19 18:30:36 -070052
Masahiro Yamada382de4a2019-06-26 13:51:46 +090053config INIT_SP_RELATIVE
54 bool "Specify the early stack pointer relative to the .bss section"
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080055 depends on ARM64
Andre Przywaraf5cb6c32020-09-30 17:39:18 +010056 default n if ARCH_QEMU
Andre Przywara12650e42020-09-30 17:39:15 +010057 default y if POSITION_INDEPENDENT
Stephen Warrene6c90442017-12-19 18:30:36 -070058 help
59 U-Boot typically uses a hard-coded value for the stack pointer
Masahiro Yamada382de4a2019-06-26 13:51:46 +090060 before relocation. Enable this option to instead calculate the
Stephen Warrene6c90442017-12-19 18:30:36 -070061 initial SP at run-time. This is useful to avoid hard-coding addresses
Robert P. J. Daye852b302019-12-25 06:34:07 -050062 into U-Boot, so that it can be loaded and executed at arbitrary
Masahiro Yamada382de4a2019-06-26 13:51:46 +090063 addresses and thus avoid using arbitrary addresses at runtime.
64
65 If this option is enabled, the early stack pointer is set to
66 &_bss_start with a offset value added. The offset is specified by
67 SYS_INIT_SP_BSS_OFFSET.
68
69config SYS_INIT_SP_BSS_OFFSET
70 int "Early stack offset from the .bss base address"
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080071 depends on ARM64
Masahiro Yamada382de4a2019-06-26 13:51:46 +090072 depends on INIT_SP_RELATIVE
73 default 524288
74 help
75 This option's value is the offset added to &_bss_start in order to
Stephen Warrene6c90442017-12-19 18:30:36 -070076 calculate the stack pointer. This offset should be large enough so
77 that the early malloc region, global data (gd), and early stack usage
78 do not overlap any appended DTB.
Stephen Warren8163faf2018-01-03 14:31:51 -070079
Pali Rohár372779a2022-04-06 16:20:18 +020080config SPL_SYS_NO_VECTOR_TABLE
81 depends on SPL
82 bool
83
Csókás Bence29f390b2023-12-19 14:33:18 +010084config SPL_USE_SEPARATE_FAULT_HANDLERS
85 bool "Use separate fault handlers instead of a single common one"
86 depends on !SPL_SYS_NO_VECTOR_TABLE && !ARM64 && !CPU_V7M
87 help
88 Instead of a common fault handler, generate a separate one for
89 undefined_instruction, software_interrupt, prefetch_abort etc.
90 This is for debugging purposes, when you want to set breakpoints
91 on them separately.
92
Stephen Warren8163faf2018-01-03 14:31:51 -070093config LINUX_KERNEL_IMAGE_HEADER
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080094 depends on ARM64
Stephen Warren8163faf2018-01-03 14:31:51 -070095 bool
96 help
97 Place a Linux kernel image header at the start of the U-Boot binary.
98 The format of the header is described in the Linux kernel source at
99 Documentation/arm64/booting.txt. This feature is useful since the
100 image header reports the amount of memory (BSS and similar) that
101 U-Boot needs to use, but which isn't part of the binary.
102
Stephen Warren8163faf2018-01-03 14:31:51 -0700103config LNX_KRNL_IMG_TEXT_OFFSET_BASE
Chia-Wei Wangaa29b212021-08-03 10:50:09 +0800104 depends on LINUX_KERNEL_IMAGE_HEADER
Stephen Warren8163faf2018-01-03 14:31:51 -0700105 hex
106 help
Simon Glass98463902022-10-20 18:22:39 -0600107 The value subtracted from CONFIG_TEXT_BASE to calculate the
Robert P. J. Daye852b302019-12-25 06:34:07 -0500108 TEXT_OFFSET value written to the Linux kernel image header.
Stephen Warren49e93872017-11-02 18:11:27 -0600109
Tom Rini5afdcca2021-08-19 14:19:39 -0400110config GICV2
111 bool
112
113config GICV3
114 bool
115
Bharat Kumar Reddy Gooty0bc43562019-12-16 09:09:43 -0800116config GIC_V3_ITS
117 bool "ARM GICV3 ITS"
Wasim Khan504f8642021-03-08 16:48:14 +0100118 select IRQ
Bharat Kumar Reddy Gooty0bc43562019-12-16 09:09:43 -0800119 help
120 ARM GICV3 Interrupt translation service (ITS).
121 Basic support for programming locality specific peripheral
122 interrupts (LPI) configuration tables and enable LPI tables.
123 LPI configuration table can be used by u-boot or Linux.
124 ARM GICV3 has limitation, once the LPI table is enabled, LPI
125 configuration table can not be re-programmed, unless GICV3 reset.
126
Venkatesh Yadav Abbarapuc6a13f32024-03-06 16:54:41 +0530127config GICV3_SUPPORT_GIC600
128 bool "ARM GICV3 GIC600 SUPPORT"
129 help
130 ARM GIC-600 IP complies with ARM GICv3 architecture, but among others,
131 implements a power control register in the Redistributor frame.This
132 register must be programmed to mark the frame as powered on, before
133 accessing other registers in the frame. Rest of initialization sequence
134 remains the same.
135
Stephen Warren49e93872017-11-02 18:11:27 -0600136config STATIC_RELA
137 bool
Andre Przywaraeabc0902020-09-30 17:39:13 +0100138 default y if ARM64
Stephen Warren49e93872017-11-02 18:11:27 -0600139
Lokesh Vutla37217f02016-03-24 16:02:00 +0530140config DMA_ADDR_T_64BIT
141 bool
142 default y if ARM64
143
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100144config HAS_VBAR
Tom Rinie009bfa2016-08-22 08:22:18 -0400145 bool
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100146
Albert ARIBAUD62e92072015-10-23 18:06:40 +0200147config HAS_THUMB2
Tom Rinie009bfa2016-08-22 08:22:18 -0400148 bool
Albert ARIBAUD62e92072015-10-23 18:06:40 +0200149
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900150config GPIO_EXTRA_HEADER
151 bool
152
Phil Edworthy111a6af2017-06-01 07:33:28 +0100153# Used for compatibility with asm files copied from the kernel
154config ARM_ASM_UNIFIED
155 bool
156 default y
157
158# Used for compatibility with asm files copied from the kernel
159config THUMB2_KERNEL
160 bool
161
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400162config SYS_ICACHE_OFF
163 bool "Do not enable icache"
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400164 help
165 Do not enable instruction cache in U-Boot.
166
Trevor Woerner10015022019-05-03 09:41:00 -0400167config SPL_SYS_ICACHE_OFF
168 bool "Do not enable icache in SPL"
169 depends on SPL
170 default SYS_ICACHE_OFF
171 help
172 Do not enable instruction cache in SPL.
173
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400174config SYS_DCACHE_OFF
175 bool "Do not enable dcache"
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400176 help
177 Do not enable data cache in U-Boot.
178
Trevor Woerner10015022019-05-03 09:41:00 -0400179config SPL_SYS_DCACHE_OFF
180 bool "Do not enable dcache in SPL"
181 depends on SPL
182 default SYS_DCACHE_OFF
183 help
184 Do not enable data cache in SPL.
185
Lokesh Vutlaf4bcd762018-04-26 18:21:28 +0530186config SYS_ARM_CACHE_CP15
187 bool "CP15 based cache enabling support"
188 help
189 Select this if your processor suports enabling caches by using
190 CP15 registers.
191
Lokesh Vutla7240b802018-04-26 18:21:27 +0530192config SYS_ARM_MMU
193 bool "MMU-based Paged Memory Management Support"
Lokesh Vutlaf4bcd762018-04-26 18:21:28 +0530194 select SYS_ARM_CACHE_CP15
Lokesh Vutla7240b802018-04-26 18:21:27 +0530195 help
196 Select if you want MMU-based virtualised addressing space
Robert P. J. Daye852b302019-12-25 06:34:07 -0500197 support via paged memory management.
Lokesh Vutla7240b802018-04-26 18:21:27 +0530198
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530199config SYS_ARM_MPU
200 bool 'Use the ARM v7 PMSA Compliant MPU'
201 help
202 Some ARM systems without an MMU have instead a Memory Protection
203 Unit (MPU) that defines the type and permissions for regions of
204 memory.
205 If your CPU has an MPU then you should choose 'y' here unless you
206 know that you do not want to use the MPU.
207
Tom Rini8dda2e22017-03-07 07:13:42 -0500208# If set, the workarounds for these ARM errata are applied early during U-Boot
209# startup. Note that in general these options force the workarounds to be
210# applied; no CPU-type/version detection exists, unlike the similar options in
211# the Linux kernel. Do not set these options unless they apply! Also note that
Robert P. J. Daye852b302019-12-25 06:34:07 -0500212# the following can be machine-specific errata. These do have ability to
213# provide rudimentary version and machine-specific checks, but expect no
Tom Rini8dda2e22017-03-07 07:13:42 -0500214# product checks:
215# CONFIG_ARM_ERRATA_430973
216# CONFIG_ARM_ERRATA_454179
217# CONFIG_ARM_ERRATA_621766
218# CONFIG_ARM_ERRATA_798870
219# CONFIG_ARM_ERRATA_801819
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500220# CONFIG_ARM_CORTEX_A8_CVE_2017_5715
Nishanth Menonc2ca3fd2018-06-12 15:24:09 -0500221# CONFIG_ARM_CORTEX_A15_CVE_2017_5715
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500222
Tom Rini8dda2e22017-03-07 07:13:42 -0500223config ARM_ERRATA_430973
224 bool
225
226config ARM_ERRATA_454179
227 bool
228
229config ARM_ERRATA_621766
230 bool
231
232config ARM_ERRATA_716044
233 bool
234
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200235config ARM_ERRATA_725233
236 bool
237
Tom Rini8dda2e22017-03-07 07:13:42 -0500238config ARM_ERRATA_742230
239 bool
240
241config ARM_ERRATA_743622
242 bool
243
244config ARM_ERRATA_751472
245 bool
246
247config ARM_ERRATA_761320
248 bool
249
250config ARM_ERRATA_773022
251 bool
252
253config ARM_ERRATA_774769
254 bool
255
256config ARM_ERRATA_794072
257 bool
258
259config ARM_ERRATA_798870
260 bool
261
262config ARM_ERRATA_801819
263 bool
264
265config ARM_ERRATA_826974
266 bool
267
268config ARM_ERRATA_828024
269 bool
270
271config ARM_ERRATA_829520
272 bool
273
274config ARM_ERRATA_833069
275 bool
276
277config ARM_ERRATA_833471
278 bool
279
Peng Fan11d94312017-08-08 13:34:52 +0800280config ARM_ERRATA_845369
Michal Simek6e7bdde2018-07-23 15:55:12 +0200281 bool
Peng Fan11d94312017-08-08 13:34:52 +0800282
Nisal Menuka87763502017-04-26 16:18:01 -0500283config ARM_ERRATA_852421
284 bool
285
286config ARM_ERRATA_852423
287 bool
288
Alison Wangab0ab542017-12-28 13:00:55 +0800289config ARM_ERRATA_855873
290 bool
291
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500292config ARM_CORTEX_A8_CVE_2017_5715
293 bool
294
Nishanth Menonc2ca3fd2018-06-12 15:24:09 -0500295config ARM_CORTEX_A15_CVE_2017_5715
296 bool
297
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100298config CPU_ARM720T
Tom Rinie009bfa2016-08-22 08:22:18 -0400299 bool
Tom Rini067716b2016-08-22 08:22:17 -0400300 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530301 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100302
303config CPU_ARM920T
Tom Rinie009bfa2016-08-22 08:22:18 -0400304 bool
Tom Rini067716b2016-08-22 08:22:17 -0400305 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530306 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100307
308config CPU_ARM926EJS
Tom Rinie009bfa2016-08-22 08:22:18 -0400309 bool
Tom Rini067716b2016-08-22 08:22:17 -0400310 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530311 imply SYS_ARM_MMU
Sean Anderson1dd56db2022-04-12 10:59:04 -0400312 imply SPL_SEPARATE_BSS
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100313
314config CPU_ARM946ES
Tom Rinie009bfa2016-08-22 08:22:18 -0400315 bool
Tom Rini067716b2016-08-22 08:22:17 -0400316 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530317 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100318
319config CPU_ARM1136
Tom Rinie009bfa2016-08-22 08:22:18 -0400320 bool
Tom Rini067716b2016-08-22 08:22:17 -0400321 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530322 imply SYS_ARM_MMU
Sean Anderson1dd56db2022-04-12 10:59:04 -0400323 imply SPL_SEPARATE_BSS
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100324
325config CPU_ARM1176
Tom Rinie009bfa2016-08-22 08:22:18 -0400326 bool
327 select HAS_VBAR
Tom Rini067716b2016-08-22 08:22:17 -0400328 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530329 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100330
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530331config CPU_V7A
Tom Rinie009bfa2016-08-22 08:22:18 -0400332 bool
Tom Rinie009bfa2016-08-22 08:22:18 -0400333 select HAS_THUMB2
Michal Simek5ed063d2018-07-23 15:55:13 +0200334 select HAS_VBAR
Tom Rini067716b2016-08-22 08:22:17 -0400335 select SYS_CACHE_SHIFT_6
Lokesh Vutla7240b802018-04-26 18:21:27 +0530336 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100337
rev13@wp.pl12d8a722015-03-01 12:44:39 +0100338config CPU_V7M
339 bool
Tom Rinie009bfa2016-08-22 08:22:18 -0400340 select HAS_THUMB2
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530341 select SYS_ARM_MPU
Michal Simek5ed063d2018-07-23 15:55:13 +0200342 select SYS_CACHE_SHIFT_5
Tom Riniea37f0b2018-05-07 20:46:52 -0400343 select SYS_THUMB_BUILD
Michal Simek5ed063d2018-07-23 15:55:13 +0200344 select THUMB2_KERNEL
rev13@wp.pl12d8a722015-03-01 12:44:39 +0100345
Michal Simek4bbd6b12018-04-26 18:21:29 +0530346config CPU_V7R
347 bool
348 select HAS_THUMB2
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530349 select SYS_ARM_CACHE_CP15
Michal Simek5ed063d2018-07-23 15:55:13 +0200350 select SYS_ARM_MPU
351 select SYS_CACHE_SHIFT_6
Michal Simek4bbd6b12018-04-26 18:21:29 +0530352
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100353config SYS_CPU
Tom Rinie009bfa2016-08-22 08:22:18 -0400354 default "arm720t" if CPU_ARM720T
355 default "arm920t" if CPU_ARM920T
356 default "arm926ejs" if CPU_ARM926EJS
357 default "arm946es" if CPU_ARM946ES
358 default "arm1136" if CPU_ARM1136
359 default "arm1176" if CPU_ARM1176
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530360 default "armv7" if CPU_V7A
Michal Simek4bbd6b12018-04-26 18:21:29 +0530361 default "armv7" if CPU_V7R
Tom Rinie009bfa2016-08-22 08:22:18 -0400362 default "armv7m" if CPU_V7M
Masahiro Yamada01541ee2014-11-06 11:39:27 +0900363 default "armv8" if ARM64
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100364
Marek Vasut66020a62016-05-26 18:01:36 +0200365config SYS_ARM_ARCH
366 int
367 default 4 if CPU_ARM720T
368 default 4 if CPU_ARM920T
369 default 5 if CPU_ARM926EJS
370 default 5 if CPU_ARM946ES
371 default 6 if CPU_ARM1136
372 default 6 if CPU_ARM1176
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530373 default 7 if CPU_V7A
Marek Vasut66020a62016-05-26 18:01:36 +0200374 default 7 if CPU_V7M
Michal Simek4bbd6b12018-04-26 18:21:29 +0530375 default 7 if CPU_V7R
Marek Vasut66020a62016-05-26 18:01:36 +0200376 default 8 if ARM64
377
Patrick Delaunayf8dc7f22020-04-10 16:02:02 +0200378choice
379 prompt "Select the ARM data write cache policy"
Tom Rini1f2e4022023-07-18 19:33:28 -0400380 default SYS_ARM_CACHE_WRITETHROUGH if TARGET_BCMNS || RZA1
Patrick Delaunayf8dc7f22020-04-10 16:02:02 +0200381 default SYS_ARM_CACHE_WRITEBACK
382
383config SYS_ARM_CACHE_WRITEBACK
384 bool "Write-back (WB)"
385 help
386 A write updates the cache only and marks the cache line as dirty.
387 External memory is updated only when the line is evicted or explicitly
388 cleaned.
389
390config SYS_ARM_CACHE_WRITETHROUGH
391 bool "Write-through (WT)"
392 help
393 A write updates both the cache and the external memory system.
394 This does not mark the cache line as dirty.
395
396config SYS_ARM_CACHE_WRITEALLOC
397 bool "Write allocation (WA)"
398 help
399 A cache line is allocated on a write miss. This means that executing a
400 store instruction on the processor might cause a burst read to occur.
401 There is a linefill to obtain the data for the cache line, before the
402 write is performed.
403endchoice
404
Pali Rohár948da772022-05-06 11:05:13 +0200405config ARCH_VERY_EARLY_INIT
406 bool
407
408config SPL_ARCH_VERY_EARLY_INIT
409 bool
410
Adam Ford1bf33012019-08-14 08:29:25 -0500411config ARCH_CPU_INIT
412 bool "Enable ARCH_CPU_INIT"
413 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500414 Some architectures require a call to arch_cpu_init().
Adam Ford1bf33012019-08-14 08:29:25 -0500415 Say Y here to enable it
416
Andre Przywara7842b6a2018-04-12 04:24:46 +0300417config SYS_ARCH_TIMER
418 bool "ARM Generic Timer support"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530419 depends on CPU_V7A || ARM64
Andre Przywara7842b6a2018-04-12 04:24:46 +0300420 default y if ARM64
421 help
422 The ARM Generic Timer (aka arch-timer) provides an architected
423 interface to a timer source on an SoC.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500424 It is mandatory for ARMv8 implementation and widely available
Andre Przywara7842b6a2018-04-12 04:24:46 +0300425 on ARMv7 systems.
426
Masahiro Yamadac54bcf62017-04-14 11:10:23 +0900427config ARM_SMCCC
428 bool "Support for ARM SMC Calling Convention (SMCCC)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530429 depends on CPU_V7A || ARM64
Masahiro Yamada573a3812017-04-14 11:10:24 +0900430 select ARM_PSCI_FW
Masahiro Yamadac54bcf62017-04-14 11:10:23 +0900431 help
432 Say Y here if you want to enable ARM SMC Calling Convention.
433 This should be enabled if U-Boot needs to communicate with system
434 firmware (for example, PSCI) according to SMCCC.
435
Tom Rini3a649402017-03-18 09:01:44 -0400436config SYS_THUMB_BUILD
437 bool "Build U-Boot using the Thumb instruction set"
438 depends on !ARM64
439 help
440 Use this flag to build U-Boot using the Thumb instruction set for
441 ARM architectures. Thumb instruction set provides better code
442 density. For ARM architectures that support Thumb2 this flag will
443 result in Thumb2 code generated by GCC.
444
445config SPL_SYS_THUMB_BUILD
446 bool "Build SPL using the Thumb instruction set"
447 default y if SYS_THUMB_BUILD
Adam Ford05705562019-08-13 14:32:30 -0500448 depends on !ARM64 && SPL
Tom Rini3a649402017-03-18 09:01:44 -0400449 help
450 Use this flag to build SPL using the Thumb instruction set for
451 ARM architectures. Thumb instruction set provides better code
452 density. For ARM architectures that support Thumb2 this flag will
453 result in Thumb2 code generated by GCC.
454
Kever Yang1e32c512019-04-02 20:41:20 +0800455config TPL_SYS_THUMB_BUILD
456 bool "Build TPL using the Thumb instruction set"
457 default y if SYS_THUMB_BUILD
458 depends on TPL && !ARM64
459 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500460 Use this flag to build TPL using the Thumb instruction set for
Kever Yang1e32c512019-04-02 20:41:20 +0800461 ARM architectures. Thumb instruction set provides better code
462 density. For ARM architectures that support Thumb2 this flag will
463 result in Thumb2 code generated by GCC.
464
Philip Oberfichtner11168882022-08-17 15:07:12 +0200465config SYS_L2_PL310
466 bool "ARM PL310 L2 cache controller"
467 help
468 Enable support for ARM PL310 L2 cache controller in U-Boot
Kever Yang1e32c512019-04-02 20:41:20 +0800469
Philip Oberfichtnerb6664ea2022-08-17 15:07:13 +0200470config SPL_SYS_L2_PL310
471 bool "ARM PL310 L2 cache controller in SPL"
472 help
473 Enable support for ARM PL310 L2 cache controller in SPL
474
Peng Fanf3e9bec2015-08-19 15:48:57 +0800475config SYS_L2CACHE_OFF
476 bool "L2cache off"
477 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500478 If SoC does not support L2CACHE or one does not want to enable
Peng Fanf3e9bec2015-08-19 15:48:57 +0800479 L2CACHE, choose this option.
480
Andre Przywaracdaa6332016-05-31 10:45:06 -0700481config ENABLE_ARM_SOC_BOOT0_HOOK
482 bool "prepare BOOT0 header"
483 help
484 If the SoC's BOOT0 requires a header area filled with (magic)
Simon Goldschmidt7d531e82018-02-13 13:18:00 +0100485 values, then choose this option, and create a file included as
486 <asm/arch/boot0.h> which contains the required assembler code.
Andre Przywaracdaa6332016-05-31 10:45:06 -0700487
Fabio Estevambe725912016-12-15 19:30:40 -0200488config USE_ARCH_MEMCPY
489 bool "Use an assembly optimized implementation of memcpy"
Stefan Roese4e062fc2021-09-02 17:00:19 +0200490 default y if !ARM64
491 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400))
Tom Rini40d55342017-01-12 13:16:02 -0500492 help
493 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500494 Such an implementation may be faster under some conditions
Tom Rini40d55342017-01-12 13:16:02 -0500495 but may increase the binary size.
496
497config SPL_USE_ARCH_MEMCPY
Andy Yanf8136e62017-06-28 16:27:37 +0800498 bool "Use an assembly optimized implementation of memcpy for SPL"
Tom Rini40d55342017-01-12 13:16:02 -0500499 default y if USE_ARCH_MEMCPY
Stefan Roese4e062fc2021-09-02 17:00:19 +0200500 depends on SPL
Fabio Estevambe725912016-12-15 19:30:40 -0200501 help
502 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500503 Such an implementation may be faster under some conditions
Fabio Estevambe725912016-12-15 19:30:40 -0200504 but may increase the binary size.
505
Kever Yang1e32c512019-04-02 20:41:20 +0800506config TPL_USE_ARCH_MEMCPY
507 bool "Use an assembly optimized implementation of memcpy for TPL"
508 default y if USE_ARCH_MEMCPY
Stefan Roese4e062fc2021-09-02 17:00:19 +0200509 depends on TPL
Kever Yang1e32c512019-04-02 20:41:20 +0800510 help
511 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500512 Such an implementation may be faster under some conditions
Kever Yang1e32c512019-04-02 20:41:20 +0800513 but may increase the binary size.
514
Stefan Roese4e062fc2021-09-02 17:00:19 +0200515config USE_ARCH_MEMMOVE
516 bool "Use an assembly optimized implementation of memmove" if !ARM64
517 default USE_ARCH_MEMCPY if ARM64
518 depends on ARM64
519 help
520 Enable the generation of an optimized version of memmove.
521 Such an implementation may be faster under some conditions
522 but may increase the binary size.
523
524config SPL_USE_ARCH_MEMMOVE
525 bool "Use an assembly optimized implementation of memmove for SPL" if !ARM64
526 default SPL_USE_ARCH_MEMCPY if ARM64
527 depends on SPL && ARM64
528 help
529 Enable the generation of an optimized version of memmove.
530 Such an implementation may be faster under some conditions
531 but may increase the binary size.
532
533config TPL_USE_ARCH_MEMMOVE
534 bool "Use an assembly optimized implementation of memmove for TPL" if !ARM64
535 default TPL_USE_ARCH_MEMCPY if ARM64
536 depends on TPL && ARM64
537 help
538 Enable the generation of an optimized version of memmove.
539 Such an implementation may be faster under some conditions
540 but may increase the binary size.
541
Fabio Estevambe725912016-12-15 19:30:40 -0200542config USE_ARCH_MEMSET
543 bool "Use an assembly optimized implementation of memset"
Stefan Roese4e062fc2021-09-02 17:00:19 +0200544 default y if !ARM64
545 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400))
Tom Rini40d55342017-01-12 13:16:02 -0500546 help
547 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500548 Such an implementation may be faster under some conditions
Tom Rini40d55342017-01-12 13:16:02 -0500549 but may increase the binary size.
550
551config SPL_USE_ARCH_MEMSET
Andy Yanf8136e62017-06-28 16:27:37 +0800552 bool "Use an assembly optimized implementation of memset for SPL"
Tom Rini40d55342017-01-12 13:16:02 -0500553 default y if USE_ARCH_MEMSET
Stefan Roese4e062fc2021-09-02 17:00:19 +0200554 depends on SPL
Fabio Estevambe725912016-12-15 19:30:40 -0200555 help
556 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500557 Such an implementation may be faster under some conditions
Fabio Estevambe725912016-12-15 19:30:40 -0200558 but may increase the binary size.
559
Kever Yang1e32c512019-04-02 20:41:20 +0800560config TPL_USE_ARCH_MEMSET
561 bool "Use an assembly optimized implementation of memset for TPL"
562 default y if USE_ARCH_MEMSET
Stefan Roese4e062fc2021-09-02 17:00:19 +0200563 depends on TPL
Kever Yang1e32c512019-04-02 20:41:20 +0800564 help
565 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500566 Such an implementation may be faster under some conditions
Kever Yang1e32c512019-04-02 20:41:20 +0800567 but may increase the binary size.
568
Alison Wangec6617c2016-11-10 10:49:03 +0800569config ARM64_SUPPORT_AARCH32
570 bool "ARM64 system support AArch32 execution state"
Adam Ford05705562019-08-13 14:32:30 -0500571 depends on ARM64
572 default y if !TARGET_THUNDERX_88XX
Alison Wangec6617c2016-11-10 10:49:03 +0800573 help
574 This ARM64 system supports AArch32 execution state.
575
Tom Rinie95bcfb2022-12-04 10:14:12 -0500576config IPROC
577 bool
578
Tom Rini24ec3de2022-06-10 22:59:33 -0400579config S5P
580 def_bool y if ARCH_EXYNOS || ARCH_S5PC1XX
581
Masahiro Yamadadd840582014-07-30 14:08:14 +0900582choice
583 prompt "Target select"
Simon Glassb928e652015-08-30 19:19:30 -0600584 default TARGET_HIKEY
Masahiro Yamadadd840582014-07-30 14:08:14 +0900585
Masahiro Yamada4614b892015-02-20 17:04:01 +0900586config ARCH_AT91
587 bool "Atmel AT91"
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900588 select GPIO_EXTRA_HEADER
Tom Rinif58e9462018-05-10 07:15:52 -0400589 select SPL_BOARD_INIT if SPL && !TARGET_SMARTWEB
Gregory CLEMENTc7c120c2020-06-05 10:43:36 +0200590 select SPL_SEPARATE_BSS if SPL
Sean Andersona9a73792023-11-04 22:27:42 -0400591 imply SYS_THUMB_BUILD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900592
Masahiro Yamada3491ba62014-08-31 07:11:01 +0900593config ARCH_DAVINCI
594 bool "TI DaVinci"
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100595 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900596 select GPIO_EXTRA_HEADER
Lukasz Majewski56c40462020-06-04 23:11:53 +0800597 select SPL_DM_SPI if SPL
Simon Glass15dc63d2017-08-04 16:34:43 -0600598 imply CMD_SAVES
Masahiro Yamada3491ba62014-08-31 07:11:01 +0900599 help
600 Support for TI's DaVinci platform.
Masahiro Yamadadd840582014-07-30 14:08:14 +0900601
Yang Xiwene90711f2023-04-01 19:17:33 +0800602config ARCH_HISTB
603 bool "Hisilicon HiSTB SoCs"
604 select DM
605 select DM_SERIAL
606 select OF_CONTROL
607 select PL01X_SERIAL
608 imply CMD_DM
609 help
610 Support for HiSTB SoCs.
611
Trevor Woernerbb0fb4c2020-05-06 08:02:40 -0400612config ARCH_KIRKWOOD
Masahiro Yamada47539e22014-08-31 07:10:59 +0900613 bool "Marvell Kirkwood"
Simon Glass45856012017-01-23 13:31:21 -0700614 select ARCH_MISC_INIT
Michal Simek5ed063d2018-07-23 15:55:13 +0200615 select BOARD_EARLY_INIT_F
616 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900617 select GPIO_EXTRA_HEADER
Stefan Roese7b530bb2022-09-15 16:20:39 +0200618 select TIMER
Masahiro Yamadadd840582014-07-30 14:08:14 +0900619
Stefan Roesec3d89142015-08-25 13:18:38 +0200620config ARCH_MVEBU
Stefan Roese21b29fc2016-05-25 08:13:45 +0200621 bool "Marvell MVEBU family (Armada XP/375/38x/3700/7K/8K)"
Tom Riniefb0aa72023-02-15 22:36:48 -0500622 select ARCH_EARLY_INIT_R if ARM64
Stefan Roese9cffb232015-09-01 11:27:52 +0200623 select DM
Stefan Roese1d51ea12015-09-02 08:41:41 +0200624 select DM_SERIAL
Stefan Roese09a54c02015-11-20 13:51:57 +0100625 select DM_SPI
626 select DM_SPI_FLASH
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900627 select GPIO_EXTRA_HEADER
Tom Rinidb04ff42024-01-10 13:46:10 -0500628 select MTD
Lukasz Majewski56c40462020-06-04 23:11:53 +0800629 select SPL_DM_SPI if SPL
630 select SPL_DM_SPI_FLASH if SPL
Stefan Roese7b530bb2022-09-15 16:20:39 +0200631 select SPL_TIMER if SPL
Chris Packham3988e6d2022-11-05 17:23:55 +1300632 select TIMER if !ARM64
Michal Simek5ed063d2018-07-23 15:55:13 +0200633 select OF_CONTROL
634 select OF_SEPARATE
Adam Fordf1b1f772018-04-15 13:51:26 -0400635 select SPI
Michal Simek08a00cb2018-07-23 15:55:14 +0200636 imply CMD_DM
Stefan Roesea4884832014-10-22 12:13:19 +0200637
Trevor Woernerb16a3312020-05-06 08:02:38 -0400638config ARCH_ORION5X
Masahiro Yamada22f2be72014-08-31 07:11:06 +0900639 bool "Marvell Orion"
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100640 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900641 select GPIO_EXTRA_HEADER
Sean Anderson1dd56db2022-04-12 10:59:04 -0400642 select SPL_SEPARATE_BSS if SPL
Stefan Roese7b530bb2022-09-15 16:20:39 +0200643 select TIMER
Masahiro Yamadadd840582014-07-30 14:08:14 +0900644
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +0900645config ARCH_BCM283X
646 bool "Broadcom BCM283X family"
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900647 select DM
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900648 select DM_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +0200649 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900650 select GPIO_EXTRA_HEADER
Fabian Vogt76709092016-09-26 14:26:51 +0200651 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +0100652 select PL01X_SERIAL
Alexander Grafae5326a2018-01-29 13:57:20 +0100653 select SERIAL_SEARCH_ALL
Michal Simek08a00cb2018-07-23 15:55:14 +0200654 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -0400655 imply FAT_WRITE
Tom Rini713c9d32021-12-24 11:57:04 -0500656 imply OF_HAS_PRIOR_STAGE
Stephen Warren46414292015-02-16 12:16:15 -0700657
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400658config ARCH_BCMSTB
659 bool "Broadcom BCM7XXX family"
660 select CPU_V7A
661 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900662 select GPIO_EXTRA_HEADER
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400663 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +0200664 imply CMD_DM
Simon Glass239d22c2021-12-16 20:59:36 -0700665 imply OF_HAS_PRIOR_STAGE
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400666 help
667 This enables support for Broadcom ARM-based set-top box
668 chipsets, including the 7445 family of chips.
669
William Zhangf8209d32022-05-09 09:28:02 -0700670config ARCH_BCMBCA
671 bool "Broadcom broadband chip family"
672 select DM
673 select OF_CONTROL
William Zhang07f97bd2022-08-22 11:19:45 -0700674 imply CMD_DM
William Zhangf8209d32022-05-09 09:28:02 -0700675
Kristian Amlie15e30102021-09-07 08:37:51 +0200676config TARGET_VEXPRESS_CA9X4
677 bool "Support vexpress_ca9x4"
678 select CPU_V7A
Ole P. Orhagen798ad3e2024-01-26 13:47:50 +0100679 select PL01X_SERIAL
Kristian Amlie15e30102021-09-07 08:37:51 +0200680
Linus Walleijd3d9cd82023-04-24 09:38:29 +0200681config TARGET_BCMNS
682 bool "Support Broadcom Northstar"
683 select CPU_V7A
684 select DM
685 select DM_GPIO
686 select DM_SERIAL
687 select OF_CONTROL
688 select TIMER
689 select SYS_NS16550
690 select ARM_GLOBAL_TIMER
691 imply SYS_THUMB_BUILD
692 imply MTD_RAW_NAND
693 imply NAND_BRCMNAND
694 imply NAND_BRCMNAND_IPROC
695 help
696 Support for Broadcom Northstar SoCs. NS is a dual-core 32-bit
697 ARMv7 Cortex-A9 SoC family including BCM4708, BCM47094,
698 BCM5301x etc.
699
Rayagonda Kokatanur291635a2020-07-15 22:48:55 +0530700config TARGET_BCMNS3
701 bool "Support Broadcom NS3"
702 select ARM64
703 select BOARD_LATE_INIT
704 help
705 Support for Broadcom Northstar 3 SoCs. NS3 is a octo-core 64-bit
706 ARMv8 Cortex-A72 processors targeting a broad range of networking
707 applications.
708
Masahiro Yamada72df68c2014-08-31 07:11:00 +0900709config ARCH_EXYNOS
710 bool "Samsung EXYNOS"
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900711 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +0200712 select DM_GPIO
Simon Glassfc47cf92016-11-23 06:34:40 -0700713 select DM_I2C
Michal Simek5ed063d2018-07-23 15:55:13 +0200714 select DM_KEYBOARD
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900715 select DM_SERIAL
716 select DM_SPI
Michal Simek5ed063d2018-07-23 15:55:13 +0200717 select DM_SPI_FLASH
Tom Rinidb04ff42024-01-10 13:46:10 -0500718 select MTD
Adam Fordf1b1f772018-04-15 13:51:26 -0400719 select SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900720 select GPIO_EXTRA_HEADER
Guillaume GARDETc96d9032018-11-20 14:15:13 +0100721 imply SYS_THUMB_BUILD
Michal Simek08a00cb2018-07-23 15:55:14 +0200722 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -0400723 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900724
Simon Glass311757b2014-10-07 22:01:50 -0600725config ARCH_S5PC1XX
726 bool "Samsung S5PC1XX"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530727 select CPU_V7A
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900728 select DM
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900729 select DM_GPIO
Simon Glass08848e92016-11-23 06:34:41 -0700730 select DM_I2C
Michal Simek5ed063d2018-07-23 15:55:13 +0200731 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900732 select GPIO_EXTRA_HEADER
Michal Simek08a00cb2018-07-23 15:55:14 +0200733 imply CMD_DM
Simon Glass311757b2014-10-07 22:01:50 -0600734
Masahiro Yamadaef2b6942014-08-31 07:11:07 +0900735config ARCH_HIGHBANK
736 bool "Calxeda Highbank"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530737 select CPU_V7A
Andre Przywara109552d2021-04-12 01:04:51 +0100738 select PL01X_SERIAL
739 select DM
740 select DM_SERIAL
741 select OF_CONTROL
Andre Przywara109552d2021-04-12 01:04:51 +0100742 select CLK
743 select CLK_CCF
744 select AHCI
Andre Przywara1238d012021-04-12 01:04:54 +0100745 select PHYS_64BIT
Andre Przywara44b7abf2022-10-20 23:10:25 +0100746 select TIMER
747 select SP804_TIMER
Simon Glass239d22c2021-12-16 20:59:36 -0700748 imply OF_HAS_PRIOR_STAGE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900749
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +0900750config ARCH_INTEGRATOR
751 bool "ARM Ltd. Integrator family"
Linus Walleij3f394e72015-07-27 11:22:48 +0200752 select DM
753 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900754 select GPIO_EXTRA_HEADER
Alexander Grafcf2c7782018-01-25 12:05:52 +0100755 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +0200756 imply CMD_DM
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +0900757
Robert Markoe479a7d2020-07-06 10:37:54 +0200758config ARCH_IPQ40XX
759 bool "Qualcomm IPQ40xx SoCs"
760 select CPU_V7A
761 select DM
762 select DM_GPIO
763 select DM_SERIAL
Robert Marko496a3aa2020-09-10 16:00:03 +0200764 select DM_RESET
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900765 select GPIO_EXTRA_HEADER
Robert Markoe479a7d2020-07-06 10:37:54 +0200766 select PINCTRL
767 select CLK
768 select OF_CONTROL
Caleb Connollyfac21212023-11-07 12:41:00 +0000769 select CLK_QCOM_IPQ4019
Caleb Connolly24d29082023-11-14 12:55:41 +0000770 select PINCTRL_QCOM_IPQ4019
Robert Markoe479a7d2020-07-06 10:37:54 +0200771 imply CMD_DM
772
Masahiro Yamadac338f092014-08-31 07:11:05 +0900773config ARCH_KEYSTONE
774 bool "TI Keystone"
Andrew Davisa4650bf2023-07-25 10:54:16 -0500775 select CMD_DDR3
Michal Simek5ed063d2018-07-23 15:55:13 +0200776 select CMD_POWEROFF
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530777 select CPU_V7A
Tom Rini222d22a2021-08-21 13:50:16 -0400778 select DDR_SPD
Andrew Davisa4650bf2023-07-25 10:54:16 -0500779 select SPL_BOARD_INIT if SPL
Masahiro Yamada02627352014-10-20 17:45:56 +0900780 select SUPPORT_SPL
Andre Przywara7842b6a2018-04-12 04:24:46 +0300781 select SYS_ARCH_TIMER
Michal Simek5ed063d2018-07-23 15:55:13 +0200782 select SYS_THUMB_BUILD
Tom Rinid56b4b12017-07-22 18:36:16 -0400783 imply CMD_MTDPARTS
Andrew Davisf2ae98a2023-07-25 10:54:15 -0500784 imply CMD_NFS
Simon Glass15dc63d2017-08-04 16:34:43 -0600785 imply CMD_SAVES
Andrew Davisa4650bf2023-07-25 10:54:16 -0500786 imply DM_I2C
Michal Simek5ed063d2018-07-23 15:55:13 +0200787 imply FIT
Andrew Davisa4650bf2023-07-25 10:54:16 -0500788 imply SOC_TI
789 imply TI_KEYSTONE_SERDES
Masahiro Yamadadd840582014-07-30 14:08:14 +0900790
Lokesh Vutla586bde92018-08-27 15:57:08 +0530791config ARCH_K3
792 bool "Texas Instruments' K3 Architecture"
793 select SPL
794 select SUPPORT_SPL
795 select FIT
Andrew Davis913cea32023-07-14 11:22:33 +0530796 select REGEX
Manorit Chawdhry86fab112023-07-14 11:22:40 +0530797 select FIT_SIGNATURE if ARM64
Andrew Davis1a1d48e2023-08-03 09:54:41 -0500798 imply TI_SECURE_DEVICE
Lokesh Vutla586bde92018-08-27 15:57:08 +0530799
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900800config ARCH_OMAP2PLUS
801 bool "TI OMAP2+"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530802 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900803 select GPIO_EXTRA_HEADER
Ley Foon Tan0680f1b2017-05-03 17:13:32 +0800804 select SPL_BOARD_INIT if SPL
Tom Riniff6c3122017-09-17 11:44:49 -0400805 select SPL_STACK_R if SPL
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900806 select SUPPORT_SPL
Dario Binacchi92cc4e12020-12-30 00:06:29 +0100807 imply TI_SYSC if DM && OF_CONTROL
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900808 imply FIT
Sean Anderson1dd56db2022-04-12 10:59:04 -0400809 imply SPL_SEPARATE_BSS
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900810
Beniamino Galvanibfcef282016-05-08 08:30:16 +0200811config ARCH_MESON
812 bool "Amlogic Meson"
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900813 select GPIO_EXTRA_HEADER
Masahiro Yamada7325f6c2018-04-25 18:47:52 +0900814 imply DISTRO_DEFAULTS
Heinrich Schuchardt6da749d2020-04-05 12:20:23 +0200815 imply DM_RNG
Beniamino Galvanibfcef282016-05-08 08:30:16 +0200816 help
817 Support for the Meson SoC family developed by Amlogic Inc.,
818 targeted at media players and tablet computers. We currently
819 support the S905 (GXBaby) 64-bit SoC.
820
Ryder Leecbd2fba2018-11-15 10:07:52 +0800821config ARCH_MEDIATEK
822 bool "MediaTek SoCs"
Ryder Leecbd2fba2018-11-15 10:07:52 +0800823 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900824 select GPIO_EXTRA_HEADER
Ryder Leecbd2fba2018-11-15 10:07:52 +0800825 select OF_CONTROL
826 select SPL_DM if SPL
827 select SPL_LIBCOMMON_SUPPORT if SPL
828 select SPL_LIBGENERIC_SUPPORT if SPL
829 select SPL_OF_CONTROL if SPL
830 select SUPPORT_SPL
831 help
832 Support for the MediaTek SoCs family developed by MediaTek Inc.
833 Please refer to doc/README.mediatek for more information.
834
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +0300835config ARCH_LPC32XX
836 bool "NXP LPC32xx platform"
837 select CPU_ARM926EJS
838 select DM
839 select DM_GPIO
840 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900841 select GPIO_EXTRA_HEADER
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +0300842 select SPL_DM if SPL
843 select SUPPORT_SPL
844 imply CMD_DM
845
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200846config ARCH_IMX8
847 bool "NXP i.MX8 platform"
848 select ARM64
Gaurav Jaincb5d0412022-03-24 11:50:33 +0530849 select SYS_FSL_HAS_SEC
850 select SYS_FSL_SEC_COMPAT_4
851 select SYS_FSL_SEC_LE
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200852 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500853 select DM_EVENT
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900854 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400855 select MACH_IMX
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200856 select OF_CONTROL
Ye Li9a273852019-07-12 09:33:52 +0000857 select ENABLE_ARM_SOC_BOOT0_HOOK
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200858
Peng Fancd357ad2018-11-20 10:19:25 +0000859config ARCH_IMX8M
Peng Fan7a7391f2018-01-10 13:20:19 +0800860 bool "NXP i.MX8M platform"
861 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900862 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400863 select MACH_IMX
Gaurav Jain2cddfcb2022-03-24 11:50:27 +0530864 select SYS_FSL_HAS_SEC
Aymen Sghaier940d36d2021-03-25 17:30:25 +0800865 select SYS_FSL_SEC_COMPAT_4
866 select SYS_FSL_SEC_LE
Tom Rini15e7b762021-08-18 23:12:33 -0400867 select SYS_I2C_MXC
Peng Fan7a7391f2018-01-10 13:20:19 +0800868 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500869 select DM_EVENT if CLK
Peng Fan7a7391f2018-01-10 13:20:19 +0800870 select SUPPORT_SPL
Michal Simek08a00cb2018-07-23 15:55:14 +0200871 imply CMD_DM
Peng Fan7a7391f2018-01-10 13:20:19 +0800872
Peng Fan19b990b2021-08-07 16:00:30 +0800873config ARCH_IMX8ULP
874 bool "NXP i.MX8ULP platform"
875 select ARM64
876 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500877 select DM_EVENT
Tom Rini0c2729e2021-08-24 20:40:59 -0400878 select MACH_IMX
Peng Fan19b990b2021-08-07 16:00:30 +0800879 select OF_CONTROL
880 select SUPPORT_SPL
881 select GPIO_EXTRA_HEADER
Ye Li03fcf962022-07-26 16:40:49 +0800882 select MISC
Peng Fand3ee9db2023-06-15 18:09:05 +0800883 select IMX_ELE
Peng Fan19b990b2021-08-07 16:00:30 +0800884 imply CMD_DM
885
Peng Fan881df6e2022-07-26 16:40:39 +0800886config ARCH_IMX9
887 bool "NXP i.MX9 platform"
888 select ARM64
889 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500890 select DM_EVENT
Peng Fan881df6e2022-07-26 16:40:39 +0800891 select MACH_IMX
892 select SUPPORT_SPL
Ye Li12f23222022-07-26 16:41:01 +0800893 select GPIO_EXTRA_HEADER
Ye Li03fcf962022-07-26 16:40:49 +0800894 select MISC
Peng Fand3ee9db2023-06-15 18:09:05 +0800895 select IMX_ELE
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100896 imply CMD_DM
Masahiro Yamadadd840582014-07-30 14:08:14 +0900897
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100898config ARCH_IMXRT
899 bool "NXP i.MXRT platform"
900 select CPU_V7M
901 select DM
902 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900903 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400904 select MACH_IMX
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100905 select SUPPORT_SPL
906 imply CMD_DM
907
Stefan Agnerc5343d42018-02-06 09:44:34 +0100908config ARCH_MX23
909 bool "NXP i.MX23 family"
910 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900911 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400912 select MACH_IMX
Stefan Agnerc5343d42018-02-06 09:44:34 +0100913 select SUPPORT_SPL
914
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100915config ARCH_MX28
916 bool "NXP i.MX28 family"
917 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900918 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400919 select MACH_IMX
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100920 select SUPPORT_SPL
921
Magnus Lilja3159ec62018-05-11 14:06:54 +0200922config ARCH_MX31
923 bool "NXP i.MX31 family"
924 select CPU_ARM1136
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900925 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400926 select MACH_IMX
Magnus Lilja3159ec62018-05-11 14:06:54 +0200927
Peng Fane90a08d2017-02-22 16:21:39 +0800928config ARCH_MX7ULP
Michal Simek6e7bdde2018-07-23 15:55:12 +0200929 bool "NXP MX7ULP"
Tom Rini6d21dd32022-02-25 11:19:47 -0500930 select BOARD_POSTCLK_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530931 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900932 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400933 select MACH_IMX
Gaurav Jain75d3a9f2022-03-24 11:50:31 +0530934 select SYS_FSL_HAS_SEC
Franck LENORMANDb5438002021-03-25 17:30:23 +0800935 select SYS_FSL_SEC_COMPAT_4
936 select SYS_FSL_SEC_LE
Peng Fane90a08d2017-02-22 16:21:39 +0800937 select ROM_UNIFIED_SECTIONS
Adam Ford8bbff6a2018-02-04 09:32:43 -0600938 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500939 imply SYS_THUMB_BUILD
Peng Fane90a08d2017-02-22 16:21:39 +0800940
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500941config ARCH_MX7
942 bool "Freescale MX7"
Michal Simek5ed063d2018-07-23 15:55:13 +0200943 select ARCH_MISC_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530944 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900945 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400946 select MACH_IMX
Tom Rini9b0240f2022-12-02 16:42:18 -0500947 select MXC_GPT_HCLK
Gaurav Jain4f1375d2022-03-24 11:50:30 +0530948 select SYS_FSL_HAS_SEC
York Sun2c2e2c92016-12-28 08:43:30 -0800949 select SYS_FSL_SEC_COMPAT_4
York Sun90b80382016-12-28 08:43:31 -0800950 select SYS_FSL_SEC_LE
Marek Vasut72041602020-05-22 01:13:00 +0200951 imply BOARD_EARLY_INIT_F
Adam Ford8bbff6a2018-02-04 09:32:43 -0600952 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500953 imply SYS_THUMB_BUILD
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500954
Boris BREZILLON89ebc822015-03-04 13:13:03 +0100955config ARCH_MX6
956 bool "Freescale MX6"
Tom Rini6d21dd32022-02-25 11:19:47 -0500957 select BOARD_POSTCLK_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530958 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900959 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400960 select MACH_IMX
Tom Rini9b0240f2022-12-02 16:42:18 -0500961 select MXC_GPT_HCLK
Heinrich Schuchardt90865612020-06-26 19:57:55 +0200962 select SYS_FSL_HAS_SEC
York Sun2c2e2c92016-12-28 08:43:30 -0800963 select SYS_FSL_SEC_COMPAT_4
York Sun90b80382016-12-28 08:43:31 -0800964 select SYS_FSL_SEC_LE
Philip Oberfichtner11168882022-08-17 15:07:12 +0200965 select SYS_L2_PL310 if !SYS_L2CACHE_OFF
Adam Ford8bbff6a2018-02-04 09:32:43 -0600966 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500967 imply SYS_THUMB_BUILD
Sean Anderson1dd56db2022-04-12 10:59:04 -0400968 imply SPL_SEPARATE_BSS
Boris BREZILLON89ebc822015-03-04 13:13:03 +0100969
Andrej Rosano424ee3d2015-04-08 18:56:29 +0200970config ARCH_MX5
971 bool "Freescale MX5"
Simon Glassa5d67542017-01-23 13:31:20 -0700972 select BOARD_EARLY_INIT_F
Michal Simek5ed063d2018-07-23 15:55:13 +0200973 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900974 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400975 select MACH_IMX
Adam Ford8bbff6a2018-02-04 09:32:43 -0600976 imply MXC_GPIO
Andrej Rosano424ee3d2015-04-08 18:56:29 +0200977
Stefan Bosch95e9a8e2020-07-10 19:07:26 +0200978config ARCH_NEXELL
979 bool "Nexell S5P4418/S5P6818 SoC"
980 select ENABLE_ARM_SOC_BOOT0_HOOK
981 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900982 select GPIO_EXTRA_HEADER
Stefan Bosch95e9a8e2020-07-10 19:07:26 +0200983
Jim Liu84335542022-04-19 13:32:19 +0800984config ARCH_NPCM
985 bool "Support Nuvoton SoCs"
986 select DM
987 select OF_CONTROL
988 imply CMD_DM
989
Mark Kettenis003b6572021-10-23 16:58:03 +0200990config ARCH_APPLE
991 bool "Apple SoCs"
992 select ARM64
Mark Kettenisd520e1f2021-10-23 16:58:04 +0200993 select CLK
Mark Kettenisbdebb002023-01-21 20:27:58 +0100994 select CMD_PCI
Mark Kettenis003b6572021-10-23 16:58:03 +0200995 select CMD_USB
996 select DM
Mark Kettenisb814e002021-11-02 18:21:57 +0100997 select DM_GPIO
Mark Kettenis003b6572021-10-23 16:58:03 +0200998 select DM_KEYBOARD
Mark Kettenis456305e2022-01-22 20:38:12 +0100999 select DM_MAILBOX
Mark Kettenis81fafbb2022-01-22 20:38:17 +01001000 select DM_RESET
Mark Kettenis003b6572021-10-23 16:58:03 +02001001 select DM_SERIAL
Mark Kettenis7184e292022-01-23 16:48:12 +01001002 select DM_SPI
Mark Kettenis003b6572021-10-23 16:58:03 +02001003 select DM_USB
Simon Glassb86986c2022-10-18 07:46:31 -06001004 select VIDEO
Mark Kettenis785cfde2021-10-23 16:58:05 +02001005 select IOMMU
Mark Kettenis003b6572021-10-23 16:58:03 +02001006 select LINUX_KERNEL_IMAGE_HEADER
Tom Rinidb04ff42024-01-10 13:46:10 -05001007 select MTD
Mark Kettenisa6093532022-04-19 21:20:31 +02001008 select OF_BOARD_SETUP
Mark Kettenis003b6572021-10-23 16:58:03 +02001009 select OF_CONTROL
Mark Kettenisbdebb002023-01-21 20:27:58 +01001010 select PCI
Mark Kettenisb99c6352023-07-14 22:21:42 +02001011 select PHY
Mark Kettenisb814e002021-11-02 18:21:57 +01001012 select PINCTRL
Mark Kettenis003b6572021-10-23 16:58:03 +02001013 select POSITION_INDEPENDENT
Mark Kettenis97187d52022-01-10 20:58:44 +01001014 select POWER_DOMAIN
1015 select REGMAP
Mark Kettenis7184e292022-01-23 16:48:12 +01001016 select SPI
Mark Kettenis97187d52022-01-10 20:58:44 +01001017 select SYSCON
Mark Kettenis9a8e3732022-01-12 19:55:17 +01001018 select SYSRESET
1019 select SYSRESET_WATCHDOG
1020 select SYSRESET_WATCHDOG_AUTO
Mark Kettenis003b6572021-10-23 16:58:03 +02001021 select USB
1022 imply CMD_DM
1023 imply CMD_GPT
Janne Grunauf1972dd2024-04-18 21:00:28 +02001024 imply BOOTSTD_FULL
Simon Glass239d22c2021-12-16 20:59:36 -07001025 imply OF_HAS_PRIOR_STAGE
Mark Kettenis003b6572021-10-23 16:58:03 +02001026
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301027config ARCH_OWL
1028 bool "Actions Semi OWL SoCs"
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301029 select DM
1030 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001031 select GPIO_EXTRA_HEADER
Amit Singh Tomarb1a6bb32020-04-19 19:28:25 +05301032 select OWL_SERIAL
Amit Singh Tomar8b520ac2020-04-19 19:28:30 +05301033 select CLK
1034 select CLK_OWL
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301035 select OF_CONTROL
Tom Rini36c2f022020-05-01 10:52:11 -04001036 select SYS_RELOC_GD_ENV_ADDR
Michal Simek08a00cb2018-07-23 15:55:14 +02001037 imply CMD_DM
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301038
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001039config ARCH_QEMU
1040 bool "QEMU Virtual Platform"
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001041 select DM
1042 select DM_SERIAL
1043 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001044 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001045 imply CMD_DM
Heinrich Schuchardt684710d2020-09-19 07:55:35 +02001046 imply DM_RNG
AKASHI Takahiroa47c1b52018-09-14 17:06:54 +09001047 imply DM_RTC
1048 imply RTC_PL031
Simon Glass239d22c2021-12-16 20:59:36 -07001049 imply OF_HAS_PRIOR_STAGE
Alper Nebi Yasak4d6641d2023-08-14 20:39:41 +03001050 imply VIDEO
1051 imply VIDEO_BOCHS
1052 imply SYS_WHITE_ON_BLACK
1053 imply SYS_CONSOLE_IS_IN_ENV
Alper Nebi Yasak120f5402023-08-14 20:39:42 +03001054 imply PRE_CONSOLE_BUFFER
Alper Nebi Yasak05e2fa72023-08-14 20:39:43 +03001055 imply USB
1056 imply USB_XHCI_HCD
1057 imply USB_XHCI_PCI
1058 imply USB_KEYBOARD
1059 imply CMD_USB
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001060
Marek Vasutf9aabd42024-02-27 17:05:55 +01001061config ARCH_RENESAS
Masahiro Yamadaf40b9892014-08-31 07:10:57 +09001062 bool "Renesas ARM SoCs"
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +09001063 select DM
1064 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001065 select GPIO_EXTRA_HEADER
Marek Vasut87f9ffb2024-02-11 18:34:30 +01001066 select LTO
Biju Das5157b012020-09-22 13:06:49 +01001067 imply BOARD_EARLY_INIT_F
Michal Simek08a00cb2018-07-23 15:55:14 +02001068 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -04001069 imply FAT_WRITE
Marek Vasutaad511a2024-03-25 09:17:54 +01001070 imply OF_UPSTREAM
Tom Rini3a649402017-03-18 09:01:44 -04001071 imply SYS_THUMB_BUILD
Marek Vasut00e4b572018-12-03 13:28:25 +01001072 imply ARCH_MISC_INIT if DISPLAY_CPUINFO
Masahiro Yamadadd840582014-07-30 14:08:14 +09001073
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001074config ARCH_SNAPDRAGON
1075 bool "Qualcomm Snapdragon SoCs"
1076 select ARM64
1077 select DM
1078 select DM_GPIO
1079 select DM_SERIAL
Konrad Dybcio3ead6612023-11-07 12:41:01 +00001080 select DM_RESET
Volodymyr Babchukb563e762024-03-11 21:33:45 +00001081 select POWER_DOMAIN
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001082 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +02001083 select MSM_SMEM
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001084 select OF_CONTROL
1085 select OF_SEPARATE
Ramon Fried654dd4a2018-07-02 02:57:56 +03001086 select SMEM
Michal Simek5ed063d2018-07-23 15:55:13 +02001087 select SPMI
Caleb Connollya2364d92024-02-26 17:26:25 +00001088 select BOARD_LATE_INIT
Caleb Connolly059d5262024-02-26 17:26:24 +00001089 select OF_BOARD
1090 select SAVE_PREV_BL_FDT_ADDR
Sumit Garg544033c2024-04-12 15:24:32 +05301091 select LINUX_KERNEL_IMAGE_HEADER if !ENABLE_ARM_SOC_BOOT0_HOOK
Caleb Connollya1499742024-04-18 18:24:09 +01001092 imply OF_UPSTREAM
Michal Simek08a00cb2018-07-23 15:55:14 +02001093 imply CMD_DM
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001094
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001095config ARCH_SOCFPGA
1096 bool "Altera SOCFPGA family"
Simon Glassa4211922017-01-23 13:31:19 -07001097 select ARCH_EARLY_INIT_R
Marek Vasutd6a61da2018-08-13 20:06:46 +02001098 select ARCH_MISC_INIT if !TARGET_SOCFPGA_ARRIA10
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001099 select ARM64 if TARGET_SOCFPGA_SOC64
Ley Foon Tana6847292018-05-24 00:17:32 +08001100 select CPU_V7A if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut48befc02018-05-11 22:25:59 +02001101 select DM
Marek Vasut73172752018-05-11 22:26:35 +02001102 select DM_SERIAL
Tom Rini5afdcca2021-08-19 14:19:39 -04001103 select GICV2
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001104 select GPIO_EXTRA_HEADER
Ley Foon Tana6847292018-05-24 00:17:32 +08001105 select ENABLE_ARM_SOC_BOOT0_HOOK if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut48befc02018-05-11 22:25:59 +02001106 select OF_CONTROL
Ley Foon Tan00057ee2018-07-13 13:40:23 +08001107 select SPL_DM_RESET if DM_RESET
Michal Simek5ed063d2018-07-23 15:55:13 +02001108 select SPL_DM_SERIAL
Marek Vasut48befc02018-05-11 22:25:59 +02001109 select SPL_LIBCOMMON_SUPPORT
Marek Vasut48befc02018-05-11 22:25:59 +02001110 select SPL_LIBGENERIC_SUPPORT
Marek Vasut48befc02018-05-11 22:25:59 +02001111 select SPL_OF_CONTROL
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001112 select SPL_SEPARATE_BSS if TARGET_SOCFPGA_SOC64
Wan Yee Lau3f190c52024-02-05 11:47:16 +08001113 select SPL_DRIVERS_MISC if TARGET_SOCFPGA_SOC64
1114 select SPL_SOCFPGA_DT_REG if TARGET_SOCFPGA_SOC64
Simon Glass2a736062021-08-08 12:20:12 -06001115 select SPL_SERIAL
Simon Goldschmidtef72ba02019-07-15 21:47:55 +02001116 select SPL_SYSRESET
Simon Glass078111b2021-07-10 21:14:28 -06001117 select SPL_WATCHDOG
Marek Vasut48befc02018-05-11 22:25:59 +02001118 select SUPPORT_SPL
Marek Vasut73172752018-05-11 22:26:35 +02001119 select SYS_NS16550
Ley Foon Tana6847292018-05-24 00:17:32 +08001120 select SYS_THUMB_BUILD if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Simon Goldschmidtef72ba02019-07-15 21:47:55 +02001121 select SYSRESET
1122 select SYSRESET_SOCFPGA if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Jit Loon Lim386fca62024-03-12 22:01:03 +08001123 select SYSRESET_SOCFPGA_SOC64 if !TARGET_SOCFPGA_AGILEX5 && \
1124 TARGET_SOCFPGA_SOC64
Michal Simek08a00cb2018-07-23 15:55:14 +02001125 imply CMD_DM
Tom Rinid56b4b12017-07-22 18:36:16 -04001126 imply CMD_MTDPARTS
Daniel Thompson221a9492017-05-19 17:26:58 +01001127 imply CRC32_VERIFY
Simon Goldschmidtfef4a542018-02-13 06:34:14 +01001128 imply DM_SPI
1129 imply DM_SPI_FLASH
Tom Rini91d27a12017-06-02 11:03:50 -04001130 imply FAT_WRITE
Tom Rinidb04ff42024-01-10 13:46:10 -05001131 imply MTD
Simon Goldschmidtaef44282019-04-09 21:02:05 +02001132 imply SPL
1133 imply SPL_DM
Lukasz Majewski56c40462020-06-04 23:11:53 +08001134 imply SPL_DM_SPI
1135 imply SPL_DM_SPI_FLASH
Simon Goldschmidta9024dc2018-11-29 21:17:08 +01001136 imply SPL_LIBDISK_SUPPORT
Simon Glass103c5f12021-08-08 12:20:09 -06001137 imply SPL_MMC
Simon Goldschmidtfef4a542018-02-13 06:34:14 +01001138 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION
Simon Goldschmidtf48db4e2018-10-30 20:21:49 +01001139 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
Simon Goldschmidta9024dc2018-11-29 21:17:08 +01001140 imply SPL_SPI_FLASH_SUPPORT
Simon Glassea2ca7e2021-08-08 12:20:14 -06001141 imply SPL_SPI
Dinh Nguyenaaa64802019-04-23 16:55:06 -05001142 imply L2X0_CACHE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001143
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001144config ARCH_SUNXI
1145 bool "Support sunxi (Allwinner) SoCs"
Masahiro Yamadad6a0c782017-10-17 13:42:44 +09001146 select BINMAN
Hans de Goede88bb8002016-04-03 09:41:44 +02001147 select CMD_GPIO
Hans de Goede0878a8a2016-05-15 13:51:58 +02001148 select CMD_MMC if MMC
Tom Rinibe5c0602021-07-09 10:11:56 -04001149 select CMD_USB if DISTRO_DEFAULTS && USB_HOST
Jagan Tekie236ff02019-01-11 16:40:20 +05301150 select CLK
Hans de Goedeb6006ba2015-04-15 20:46:48 +02001151 select DM
Hans de Goede211d57a2015-12-21 20:22:00 +01001152 select DM_GPIO
Samuel Hollandf9437b02021-10-08 00:17:25 -05001153 select DM_I2C if I2C
Andre Przywara81a46c12022-01-11 12:46:02 +00001154 select DM_SPI if SPI
Tom Rinidb04ff42024-01-10 13:46:10 -05001155 select DM_SPI_FLASH if SPI && MTD
Hans de Goede211d57a2015-12-21 20:22:00 +01001156 select DM_KEYBOARD
Jagan Tekibb3362b2019-04-12 16:48:25 +05301157 select DM_MMC if MMC
Tom Rini45368822015-06-30 16:51:15 -04001158 select DM_SERIAL
Hans de Goeded75111a2016-03-22 22:51:52 +01001159 select OF_BOARD_SETUP
Hans de Goedeb6006ba2015-04-15 20:46:48 +02001160 select OF_CONTROL
1161 select OF_SEPARATE
Samuel Hollandb799eab2021-08-12 20:09:43 -05001162 select PINCTRL
Tom Rini6f6b7cf2018-03-06 19:02:27 -05001163 select SPECIFY_CONSOLE_INDEX
Samuel Hollanda3010bc2021-08-22 13:23:53 -05001164 select SPL_SEPARATE_BSS if SPL
Tom Riniab43de82017-06-21 07:54:46 -04001165 select SPL_STACK_R if SPL
1166 select SPL_SYS_MALLOC_SIMPLE if SPL
Andre Przywara5375fb12024-01-03 00:12:27 +00001167 select SPL_SYS_THUMB_BUILD if SPL && !ARM64
Andre Przywara10cfbaa2019-06-23 15:09:46 +01001168 select SUNXI_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +02001169 select SYS_NS16550
Maxime Ripardce2e44d2017-10-19 11:49:29 +02001170 select SYS_THUMB_BUILD if !ARM64
Yann E. MORIN2997ee52016-10-31 22:33:40 +01001171 select USB if DISTRO_DEFAULTS
Tom Rinibe5c0602021-07-09 10:11:56 -04001172 select USB_KEYBOARD if DISTRO_DEFAULTS && USB_HOST
1173 select USB_STORAGE if DISTRO_DEFAULTS && USB_HOST
Andre Przywara5375fb12024-01-03 00:12:27 +00001174 select SPL_USE_TINY_PRINTF if SPL
Andre Przywara48313fe2020-02-20 17:51:14 +00001175 select USE_PREBOOT
1176 select SYS_RELOC_GD_ENV_ADDR
Andy Shevchenko92600ed2020-12-08 17:45:31 +02001177 imply BOARD_LATE_INIT
Michal Simek08a00cb2018-07-23 15:55:14 +02001178 imply CMD_DM
Maxime Riparda12fb0e2017-08-24 11:54:03 +02001179 imply CMD_GPT
Miquel Raynal88718be2019-10-03 19:50:03 +02001180 imply CMD_UBI if MTD_RAW_NAND
Masahiro Yamada7325f6c2018-04-25 18:47:52 +09001181 imply DISTRO_DEFAULTS
Andre Przywaraae79c1d2022-07-15 16:52:14 +01001182 imply DM_REGULATOR
1183 imply DM_REGULATOR_FIXED
Tom Rini91d27a12017-06-02 11:03:50 -04001184 imply FAT_WRITE
Marek Vasut2f13cf32018-10-10 18:27:35 +02001185 imply FIT
Andre Heidereff264d2018-01-16 09:44:22 +01001186 imply OF_LIBFDT_OVERLAY
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001187 imply PRE_CONSOLE_BUFFER
Simon Glass83061db2021-07-10 21:14:30 -06001188 imply SPL_GPIO
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001189 imply SPL_LIBCOMMON_SUPPORT
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001190 imply SPL_LIBGENERIC_SUPPORT
Simon Glass103c5f12021-08-08 12:20:09 -06001191 imply SPL_MMC if MMC
Simon Glass933b2f02021-07-10 21:14:24 -06001192 imply SPL_POWER
Simon Glass2a736062021-08-08 12:20:12 -06001193 imply SPL_SERIAL
Samuel Holland40edc322021-11-03 22:55:16 -05001194 imply SYSRESET
1195 imply SYSRESET_WATCHDOG
1196 imply SYSRESET_WATCHDOG_AUTO
Maxime Ripard654b02b2017-09-07 10:46:24 +02001197 imply USB_GADGET
Samuel Hollandb147bd32021-08-22 13:53:28 -05001198 imply WDT
Chen-Yu Tsai8ebe4f42014-10-22 16:47:44 +08001199
Stephan Gerhold689088f2020-01-04 18:45:17 +01001200config ARCH_U8500
1201 bool "ST-Ericsson U8500 Series"
1202 select CPU_V7A
1203 select DM
1204 select DM_GPIO
1205 select DM_MMC if MMC
1206 select DM_SERIAL
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001207 select DM_USB_GADGET if DM_USB
Stephan Gerhold689088f2020-01-04 18:45:17 +01001208 select OF_CONTROL
1209 select SYSRESET
1210 select TIMER
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001211 imply AB8500_USB_PHY
Stephan Gerhold689088f2020-01-04 18:45:17 +01001212 imply ARM_PL180_MMCI
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001213 imply CLK
1214 imply DM_PMIC
Stephan Gerhold689088f2020-01-04 18:45:17 +01001215 imply DM_RTC
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001216 imply NOMADIK_GPIO
Stephan Gerhold689088f2020-01-04 18:45:17 +01001217 imply NOMADIK_MTU_TIMER
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001218 imply PHY
Stephan Gerhold689088f2020-01-04 18:45:17 +01001219 imply PL01X_SERIAL
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001220 imply PMIC_AB8500
Stephan Gerhold689088f2020-01-04 18:45:17 +01001221 imply RTC_PL031
Stephan Gerhold89568542021-08-07 15:07:24 +02001222 imply SYS_THUMB_BUILD
Stephan Gerhold689088f2020-01-04 18:45:17 +01001223 imply SYSRESET_SYSCON
1224
Michal Simekec48b6c2018-08-22 14:55:27 +02001225config ARCH_VERSAL
1226 bool "Support Xilinx Versal Platform"
1227 select ARM64
1228 select CLK
1229 select DM
Michal Simekfa797152019-01-15 08:52:46 +01001230 select DM_MMC if MMC
Michal Simekec48b6c2018-08-22 14:55:27 +02001231 select DM_SERIAL
Tom Rini5afdcca2021-08-19 14:19:39 -04001232 select GICV3
Michal Simekec48b6c2018-08-22 14:55:27 +02001233 select OF_CONTROL
T Karthik Reddy42e20f52021-08-10 06:50:19 -06001234 select SOC_DEVICE
Siva Durga Prasad Paladugubfd092f2019-01-31 17:28:14 +05301235 imply BOARD_LATE_INIT
Michal Simek62b96262020-07-28 12:45:47 +02001236 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simekec48b6c2018-08-22 14:55:27 +02001237
Michal Simekf6aebdf2022-09-19 14:21:02 +02001238config ARCH_VERSAL_NET
Michal Simek6b067f42022-11-05 18:21:27 -07001239 bool "Support Xilinx Versal NET Platform"
Michal Simekf6aebdf2022-09-19 14:21:02 +02001240 select ARM64
1241 select CLK
1242 select DM
Michal Simekf6aebdf2022-09-19 14:21:02 +02001243 select DM_MMC if MMC
1244 select DM_SERIAL
1245 select OF_CONTROL
1246 imply BOARD_LATE_INIT
1247 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
1248
Stefan Agner7966b432017-03-13 18:41:36 -07001249config ARCH_VF610
1250 bool "Freescale Vybrid"
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301251 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001252 select GPIO_EXTRA_HEADER
Tom Rinic136a862022-11-19 18:45:22 -05001253 select IOMUX_SHARE_CONF_REG
Tom Rini0c2729e2021-08-24 20:40:59 -04001254 select MACH_IMX
York Sunc01e4a12016-12-28 08:43:42 -08001255 select SYS_FSL_ERRATUM_ESDHC111
Tom Rinid56b4b12017-07-22 18:36:16 -04001256 imply CMD_MTDPARTS
Miquel Raynal88718be2019-10-03 19:50:03 +02001257 imply MTD_RAW_NAND
Masahiro Yamadadd840582014-07-30 14:08:14 +09001258
Masahiro Yamada5ca269a2015-03-16 16:43:24 +09001259config ARCH_ZYNQ
Michal Simekb8d44972017-11-23 08:25:41 +01001260 bool "Xilinx Zynq based platform"
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001261 select ARM_TWD_TIMER
Tom Rinid0bfa292023-02-15 22:36:49 -05001262 select ARCH_EARLY_INIT_R if FPGA || (SPL && SPL_FPGA)
Michal Simek5ed063d2018-07-23 15:55:13 +02001263 select CLK
1264 select CLK_ZYNQ
1265 select CPU_V7A
Michal Simek05f0f262022-02-17 14:28:41 +01001266 select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART
Masahiro Yamada8981f052015-03-31 12:47:55 +09001267 select DM
Michal Simekc4a142f2018-01-09 14:49:28 +01001268 select DM_MMC if MMC
Simon Glass42800ff2015-10-17 19:41:27 -06001269 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001270 select DM_SPI
Jagan Teki9f7a4502015-06-27 00:51:32 +05301271 select DM_SPI_FLASH
Michal Simek5ed063d2018-07-23 15:55:13 +02001272 select OF_CONTROL
Tom Rinidb04ff42024-01-10 13:46:10 -05001273 select MTD
Adam Fordf1b1f772018-04-15 13:51:26 -04001274 select SPI
Michal Simek5ed063d2018-07-23 15:55:13 +02001275 select SPL_BOARD_INIT if SPL
1276 select SPL_CLK if SPL
1277 select SPL_DM if SPL
Lukasz Majewski56c40462020-06-04 23:11:53 +08001278 select SPL_DM_SPI if SPL
1279 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001280 select SPL_OF_CONTROL if SPL
1281 select SPL_SEPARATE_BSS if SPL
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001282 select SPL_TIMER if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001283 select SUPPORT_SPL
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001284 select TIMER
Michal Simek8eb55e12018-08-20 08:24:14 +02001285 imply BOARD_LATE_INIT
Michal Simek5ed063d2018-07-23 15:55:13 +02001286 imply CMD_CLK
Michal Simek08a00cb2018-07-23 15:55:14 +02001287 imply CMD_DM
Michal Simek5ed063d2018-07-23 15:55:13 +02001288 imply CMD_SPL
Michal Simek62b96262020-07-28 12:45:47 +02001289 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simek5ed063d2018-07-23 15:55:13 +02001290 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001291
Michal Simek1d6c54e2018-04-12 17:39:46 +02001292config ARCH_ZYNQMP_R5
1293 bool "Xilinx ZynqMP R5 based platform"
Michal Simek5ed063d2018-07-23 15:55:13 +02001294 select CLK
Michal Simek1d6c54e2018-04-12 17:39:46 +02001295 select CPU_V7R
Michal Simek1d6c54e2018-04-12 17:39:46 +02001296 select DM
Michal Simek6f96fb52019-01-15 09:06:46 +01001297 select DM_MMC if MMC
Michal Simek1d6c54e2018-04-12 17:39:46 +02001298 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001299 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +02001300 imply CMD_DM
Jean-Jacques Hiblot687ab542018-11-29 10:52:42 +01001301 imply DM_USB_GADGET
Michal Simek1d6c54e2018-04-12 17:39:46 +02001302
Siva Durga Prasad Paladugu0b54a9d2015-06-10 15:50:57 +05301303config ARCH_ZYNQMP
Michal Simekb8d44972017-11-23 08:25:41 +01001304 bool "Xilinx ZynqMP based platform"
Michal Simek84c72042015-01-15 10:01:51 +01001305 select ARM64
Michal Simek1f297382016-07-14 15:07:54 +02001306 select CLK
Michal Simek5ed063d2018-07-23 15:55:13 +02001307 select DM
Michal Simek11381fb2022-02-17 14:28:42 +01001308 select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART
Michal Simek92e69002022-11-29 16:09:42 +01001309 imply DM_MAILBOX
Michal Simekfb693102019-01-15 08:52:51 +01001310 select DM_MMC if MMC
Michal Simek5ed063d2018-07-23 15:55:13 +02001311 select DM_SERIAL
Tom Rinidb04ff42024-01-10 13:46:10 -05001312 select MTD
Michal Simek088f83e2019-01-15 10:50:39 +01001313 select DM_SPI if SPI
1314 select DM_SPI_FLASH if DM_SPI
Michal Simek71efd452022-01-14 13:08:42 +01001315 imply FIRMWARE
Tom Rini5afdcca2021-08-19 14:19:39 -04001316 select GICV2
Michal Simek5ed063d2018-07-23 15:55:13 +02001317 select OF_CONTROL
Ley Foon Tan0680f1b2017-05-03 17:13:32 +08001318 select SPL_BOARD_INIT if SPL
Michal Simek2f039682017-12-01 15:13:36 +01001319 select SPL_CLK if SPL
Michal Simek6cb402f2020-08-19 10:30:39 +02001320 select SPL_DM if SPL
1321 select SPL_DM_SPI if SPI && SPL_DM
Lukasz Majewski56c40462020-06-04 23:11:53 +08001322 select SPL_DM_SPI_FLASH if SPL_DM_SPI
Ibai Erkiaga325a22d2019-09-27 11:37:04 +01001323 select SPL_DM_MAILBOX if SPL
Michal Simek71efd452022-01-14 13:08:42 +01001324 imply SPL_FIRMWARE if SPL
Michal Simek425b8512024-03-12 16:51:21 +01001325 imply SPL_FS_FAT if SPL
1326 imply SPL_LIBCOMMON_SUPPORT if SPL
1327 imply SPL_LIBDISK_SUPPORT if SPL
1328 imply SPL_LIBGENERIC_SUPPORT if SPL
1329 imply SPL_MMC if SPL && MMC_SDHCI_ZYNQ
1330 imply SPL_SERIAL if SPL
1331 imply SPL_SPI if SPL && ZYNQ_QSPI
1332 imply SPL_SPI_FLASH_SUPPORT if SPL && ZYNQ_QSPI
Michal Simek850e7792018-11-23 09:01:44 +01001333 select SPL_SEPARATE_BSS if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001334 select SUPPORT_SPL
Michal Simek92e69002022-11-29 16:09:42 +01001335 imply ZYNQMP_IPI if DM_MAILBOX
T Karthik Reddya890a532021-08-10 06:50:18 -06001336 select SOC_DEVICE
Michal Simek8eb55e12018-08-20 08:24:14 +02001337 imply BOARD_LATE_INIT
Michal Simek08a00cb2018-07-23 15:55:14 +02001338 imply CMD_DM
Michal Simek62b96262020-07-28 12:45:47 +02001339 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Tom Rini91d27a12017-06-02 11:03:50 -04001340 imply FAT_WRITE
Michal Simek22270ca032018-10-04 14:26:13 +02001341 imply MP
Jean-Jacques Hiblot687ab542018-11-29 10:52:42 +01001342 imply DM_USB_GADGET
T Karthik Reddy3b441cf2021-10-29 13:11:43 +02001343 imply ZYNQMP_GPIO_MODEPIN if DM_GPIO && USB
Michal Simek84c72042015-01-15 10:01:51 +01001344
Trevor Woerner18138ab2020-05-06 08:02:41 -04001345config ARCH_TEGRA
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09001346 bool "NVIDIA Tegra"
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001347 select GPIO_EXTRA_HEADER
Svyatoslav Ryhel2bd07c12024-01-06 22:33:59 +02001348 imply BOOTSTD_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001349 imply FAT_WRITE
Svyatoslav Ryhel412a4c62023-02-01 10:53:03 +02001350 imply SPL_TIMER if SPL
Masahiro Yamadadd840582014-07-30 14:08:14 +09001351
Andre Przywarafac7fc42022-03-04 16:30:09 +00001352config ARCH_VEXPRESS64
1353 bool "Support ARMv8 Arm Ltd. VExpress based boards and models"
Masahiro Yamada016a9542014-09-14 03:01:51 +09001354 select ARM64
Andre Przywarab3270e92020-04-27 19:18:01 +01001355 select DM
Andre Przywarab3270e92020-04-27 19:18:01 +01001356 select DM_SERIAL
Andre Przywarafac7fc42022-03-04 16:30:09 +00001357 select PL01X_SERIAL
Andre Przywarac0fce922022-03-04 16:30:11 +00001358 select OF_CONTROL
1359 select CLK
Andre Przywara58650382022-03-04 16:30:13 +00001360 select BLK
1361 select MTD_NOR_FLASH if MTD
1362 select FLASH_CFI_DRIVER if MTD
1363 select ENV_IS_IN_FLASH if MTD
Andre Przywara8a0a8ff2022-03-04 16:30:14 +00001364 imply DISTRO_DEFAULTS
Linus Walleijffc10372015-01-23 14:41:10 +01001365
Rui Miguel Silvaf98457d2022-05-11 10:55:41 +01001366config TARGET_CORSTONE1000
1367 bool "Support Corstone1000 Platform"
1368 select ARM64
1369 select PL01X_SERIAL
1370 select DM
1371
Usama Arif565add12020-08-12 16:12:53 +01001372config TARGET_TOTAL_COMPUTE
1373 bool "Support Total Compute Platform"
1374 select ARM64
1375 select PL01X_SERIAL
1376 select DM
1377 select DM_SERIAL
1378 select DM_MMC
1379 select DM_GPIO
1380
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301381config TARGET_LS2080A_EMU
1382 bool "Support ls2080a_emu"
York Sunfb2bf8c2016-10-04 14:31:48 -07001383 select ARCH_LS2080A
Masahiro Yamada016a9542014-09-14 03:01:51 +09001384 select ARM64
Linus Walleij23b58772015-03-09 10:53:21 +01001385 select ARMV8_MULTIENTRY
Rajesh Bhagat32413122019-02-01 05:22:01 +00001386 select FSL_DDR_SYNC_REFRESH
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001387 select GPIO_EXTRA_HEADER
York Sun7288c2c2015-03-20 19:28:23 -07001388 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001389 Support for Freescale LS2080A_EMU platform.
1390 The LS2080A Development System (EMULATOR) is a pre-silicon
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301391 development platform that supports the QorIQ LS2080A
York Sun7288c2c2015-03-20 19:28:23 -07001392 Layerscape Architecture processor.
1393
Ashish Kumar77697762017-08-31 16:12:55 +05301394config TARGET_LS1088AQDS
1395 bool "Support ls1088aqds"
1396 select ARCH_LS1088A
1397 select ARM64
1398 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001399 select ARCH_SUPPORT_TFABOOT
Ashish Kumar77697762017-08-31 16:12:55 +05301400 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001401 select GPIO_EXTRA_HEADER
Ashish Kumar91fded62017-11-06 13:18:44 +05301402 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001403 select FSL_DDR_INTERACTIVE if !SD_BOOT
Ashish Kumar77697762017-08-31 16:12:55 +05301404 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001405 Support for NXP LS1088AQDS platform.
Ashish Kumar77697762017-08-31 16:12:55 +05301406 The LS1088A Development System (QDS) is a high-performance
1407 development platform that supports the QorIQ LS1088A
1408 Layerscape Architecture processor.
1409
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301410config TARGET_LS2080AQDS
1411 bool "Support ls2080aqds"
York Sunfb2bf8c2016-10-04 14:31:48 -07001412 select ARCH_LS2080A
York Sune2b65ea2015-03-20 19:28:24 -07001413 select ARM64
1414 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001415 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001416 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001417 select GPIO_EXTRA_HEADER
Scott Wood32eda7c2015-03-24 13:25:03 -07001418 select SUPPORT_SPL
Simon Glassfedb4282017-06-14 21:28:21 -06001419 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001420 imply SCSI_AHCI
Rajesh Bhagat32413122019-02-01 05:22:01 +00001421 select FSL_DDR_BIST
1422 select FSL_DDR_INTERACTIVE if !SPL
York Sune2b65ea2015-03-20 19:28:24 -07001423 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001424 Support for Freescale LS2080AQDS platform.
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301425 The LS2080A Development System (QDS) is a high-performance
1426 development platform that supports the QorIQ LS2080A
1427 Layerscape Architecture processor.
1428
1429config TARGET_LS2080ARDB
1430 bool "Support ls2080ardb"
York Sunfb2bf8c2016-10-04 14:31:48 -07001431 select ARCH_LS2080A
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301432 select ARM64
1433 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001434 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001435 select BOARD_LATE_INIT
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301436 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001437 select FSL_DDR_BIST
1438 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001439 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001440 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001441 imply SCSI_AHCI
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301442 help
1443 Support for Freescale LS2080ARDB platform.
1444 The LS2080A Reference design board (RDB) is a high-performance
1445 development platform that supports the QorIQ LS2080A
York Sune2b65ea2015-03-20 19:28:24 -07001446 Layerscape Architecture processor.
1447
Priyanka Jain3049a582017-04-27 15:08:07 +05301448config TARGET_LS2081ARDB
1449 bool "Support ls2081ardb"
1450 select ARCH_LS2080A
1451 select ARM64
1452 select ARMV8_MULTIENTRY
1453 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001454 select GPIO_EXTRA_HEADER
Priyanka Jain3049a582017-04-27 15:08:07 +05301455 select SUPPORT_SPL
Priyanka Jain3049a582017-04-27 15:08:07 +05301456 help
1457 Support for Freescale LS2081ARDB platform.
1458 The LS2081A Reference design board (RDB) is a high-performance
1459 development platform that supports the QorIQ LS2081A/LS2041A
1460 Layerscape Architecture processor.
1461
Priyanka Jain58c3e622018-11-28 13:04:27 +00001462config TARGET_LX2160ARDB
1463 bool "Support lx2160ardb"
1464 select ARCH_LX2160A
Priyanka Jain58c3e622018-11-28 13:04:27 +00001465 select ARM64
1466 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001467 select ARCH_SUPPORT_TFABOOT
Priyanka Jain58c3e622018-11-28 13:04:27 +00001468 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001469 select GPIO_EXTRA_HEADER
Priyanka Jain58c3e622018-11-28 13:04:27 +00001470 help
1471 Support for NXP LX2160ARDB platform.
1472 The lx2160ardb (LX2160A Reference design board (RDB)
1473 is a high-performance development platform that supports the
1474 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1475
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001476config TARGET_LX2160AQDS
1477 bool "Support lx2160aqds"
1478 select ARCH_LX2160A
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001479 select ARM64
1480 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001481 select ARCH_SUPPORT_TFABOOT
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001482 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001483 select GPIO_EXTRA_HEADER
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001484 help
1485 Support for NXP LX2160AQDS platform.
1486 The lx2160aqds (LX2160A QorIQ Development System (QDS)
1487 is a high-performance development platform that supports the
1488 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1489
Meenakshi Aggarwal9ed303d2020-12-04 20:17:28 +05301490config TARGET_LX2162AQDS
1491 bool "Support lx2162aqds"
1492 select ARCH_LX2162A
1493 select ARCH_MISC_INIT
1494 select ARM64
1495 select ARMV8_MULTIENTRY
1496 select ARCH_SUPPORT_TFABOOT
1497 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001498 select GPIO_EXTRA_HEADER
Meenakshi Aggarwal9ed303d2020-12-04 20:17:28 +05301499 help
1500 Support for NXP LX2162AQDS platform.
1501 The lx2162aqds support is based on LX2160A Layerscape Architecture processor.
1502
Peter Griffin11ac2362015-07-30 18:55:23 +01001503config TARGET_HIKEY
1504 bool "Support HiKey 96boards Consumer Edition Platform"
1505 select ARM64
Peter Griffinefd7b602015-09-10 21:55:16 +01001506 select DM
1507 select DM_GPIO
Peter Griffin9c71bcd2015-09-10 21:55:17 +01001508 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001509 select GPIO_EXTRA_HEADER
Peter Griffincd593ed2016-04-20 17:13:59 +01001510 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001511 select PL01X_SERIAL
Tom Rini6f6b7cf2018-03-06 19:02:27 -05001512 select SPECIFY_CONSOLE_INDEX
Michal Simek08a00cb2018-07-23 15:55:14 +02001513 imply CMD_DM
Peter Griffin11ac2362015-07-30 18:55:23 +01001514 help
1515 Support for HiKey 96boards platform. It features a HI6220
1516 SoC, with 8xA53 CPU, mali450 gpu, and 1GB RAM.
1517
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05301518config TARGET_HIKEY960
1519 bool "Support HiKey960 96boards Consumer Edition Platform"
1520 select ARM64
1521 select DM
1522 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001523 select GPIO_EXTRA_HEADER
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05301524 select OF_CONTROL
1525 select PL01X_SERIAL
1526 imply CMD_DM
1527 help
1528 Support for HiKey960 96boards platform. It features a HI3660
1529 SoC, with 4xA73 CPU, 4xA53 CPU, MALI-G71 GPU, and 3GB RAM.
1530
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001531config TARGET_POPLAR
1532 bool "Support Poplar 96boards Enterprise Edition Platform"
1533 select ARM64
1534 select DM
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001535 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001536 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +02001537 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001538 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001539 imply CMD_DM
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001540 help
1541 Support for Poplar 96boards EE platform. It features a HI3798cv200
1542 SoC, with 4xA53 CPU, 1GB RAM and the high performance Mali T720 GPU
1543 making it capable of running any commercial set-top solution based on
1544 Linux or Android.
1545
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301546config TARGET_LS1012AQDS
1547 bool "Support ls1012aqds"
York Sun9533acf2016-09-26 08:09:26 -07001548 select ARCH_LS1012A
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301549 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001550 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001551 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001552 select GPIO_EXTRA_HEADER
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301553 help
1554 Support for Freescale LS1012AQDS platform.
1555 The LS1012A Development System (QDS) is a high-performance
1556 development platform that supports the QorIQ LS1012A
1557 Layerscape Architecture processor.
1558
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301559config TARGET_LS1012ARDB
1560 bool "Support ls1012ardb"
York Sun9533acf2016-09-26 08:09:26 -07001561 select ARCH_LS1012A
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301562 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001563 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001564 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001565 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001566 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001567 imply SCSI_AHCI
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301568 help
1569 Support for Freescale LS1012ARDB platform.
1570 The LS1012A Reference design board (RDB) is a high-performance
1571 development platform that supports the QorIQ LS1012A
1572 Layerscape Architecture processor.
1573
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301574config TARGET_LS1012A2G5RDB
1575 bool "Support ls1012a2g5rdb"
1576 select ARCH_LS1012A
1577 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001578 select ARCH_SUPPORT_TFABOOT
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301579 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001580 select GPIO_EXTRA_HEADER
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301581 imply SCSI
1582 help
1583 Support for Freescale LS1012A2G5RDB platform.
1584 The LS1012A 2G5 Reference design board (RDB) is a high-performance
1585 development platform that supports the QorIQ LS1012A
1586 Layerscape Architecture processor.
1587
Bhaskar Upadhaya9629ccd2018-05-23 11:03:30 +05301588config TARGET_LS1012AFRWY
1589 bool "Support ls1012afrwy"
1590 select ARCH_LS1012A
1591 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001592 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001593 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001594 select GPIO_EXTRA_HEADER
Bhaskar Upadhaya9629ccd2018-05-23 11:03:30 +05301595 imply SCSI
1596 imply SCSI_AHCI
1597 help
1598 Support for Freescale LS1012AFRWY platform.
1599 The LS1012A FRWY board (FRWY) is a high-performance
1600 development platform that supports the QorIQ LS1012A
1601 Layerscape Architecture processor.
1602
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301603config TARGET_LS1012AFRDM
1604 bool "Support ls1012afrdm"
York Sun9533acf2016-09-26 08:09:26 -07001605 select ARCH_LS1012A
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301606 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001607 select ARCH_SUPPORT_TFABOOT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001608 select GPIO_EXTRA_HEADER
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301609 help
1610 Support for Freescale LS1012AFRDM platform.
1611 The LS1012A Freedom board (FRDM) is a high-performance
1612 development platform that supports the QorIQ LS1012A
1613 Layerscape Architecture processor.
1614
Yuantian Tangf278a212019-04-10 16:43:35 +08001615config TARGET_LS1028AQDS
1616 bool "Support ls1028aqds"
1617 select ARCH_LS1028A
1618 select ARM64
1619 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001620 select ARCH_SUPPORT_TFABOOT
Yuantian Tangacf40f52019-07-02 16:16:22 +08001621 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001622 select GPIO_EXTRA_HEADER
Yuantian Tangf278a212019-04-10 16:43:35 +08001623 help
1624 Support for Freescale LS1028AQDS platform
1625 The LS1028A Development System (QDS) is a high-performance
1626 development platform that supports the QorIQ LS1028A
1627 Layerscape Architecture processor.
1628
Yuantian Tang353f36d2019-04-10 16:43:34 +08001629config TARGET_LS1028ARDB
1630 bool "Support ls1028ardb"
1631 select ARCH_LS1028A
1632 select ARM64
1633 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001634 select ARCH_SUPPORT_TFABOOT
Yuantian Tangc40ebf72020-03-09 14:10:07 +08001635 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001636 select GPIO_EXTRA_HEADER
Yuantian Tang353f36d2019-04-10 16:43:34 +08001637 help
1638 Support for Freescale LS1028ARDB platform
1639 The LS1028A Development System (RDB) is a high-performance
1640 development platform that supports the QorIQ LS1028A
1641 Layerscape Architecture processor.
1642
Ashish Kumare84a3242017-08-31 16:12:54 +05301643config TARGET_LS1088ARDB
1644 bool "Support ls1088ardb"
1645 select ARCH_LS1088A
1646 select ARM64
1647 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001648 select ARCH_SUPPORT_TFABOOT
Ashish Kumare84a3242017-08-31 16:12:54 +05301649 select BOARD_LATE_INIT
Ashish Kumar099f4092017-11-06 13:18:43 +05301650 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001651 select FSL_DDR_INTERACTIVE if !SD_BOOT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001652 select GPIO_EXTRA_HEADER
Ashish Kumare84a3242017-08-31 16:12:54 +05301653 help
1654 Support for NXP LS1088ARDB platform.
1655 The LS1088A Reference design board (RDB) is a high-performance
1656 development platform that supports the QorIQ LS1088A
1657 Layerscape Architecture processor.
1658
Wang Huan550e3dc2014-09-05 13:52:44 +08001659config TARGET_LS1021AQDS
Alison Wang0de15702014-12-03 16:18:09 +08001660 bool "Support ls1021aqds"
Michal Simek5ed063d2018-07-23 15:55:13 +02001661 select ARCH_LS1021A
1662 select ARCH_SUPPORT_PSCI
1663 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001664 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301665 select CPU_V7A
Hongbo Zhangadee1d42016-09-21 18:31:04 +08001666 select CPU_V7_HAS_NONSEC
1667 select CPU_V7_HAS_VIRT
York Sun5e8bd7e2016-09-26 08:09:29 -07001668 select LS1_DEEP_SLEEP
Tom Rini2b210542022-12-02 16:42:40 -05001669 select PEN_ADDR_BIG_ENDIAN
Michal Simek5ed063d2018-07-23 15:55:13 +02001670 select SUPPORT_SPL
York Sund26e34c2016-12-28 08:43:40 -08001671 select SYS_FSL_DDR
Rajesh Bhagat32413122019-02-01 05:22:01 +00001672 select FSL_DDR_INTERACTIVE
Lukasz Majewski28964222020-06-04 23:11:52 +08001673 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001674 select GPIO_EXTRA_HEADER
Lukasz Majewski28964222020-06-04 23:11:52 +08001675 select SPI_FLASH_DATAFLASH if FSL_DSPI || FSL_QSPI
Simon Glassfedb4282017-06-14 21:28:21 -06001676 imply SCSI
Masahiro Yamada217f92b2016-08-30 16:22:22 +09001677
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001678config TARGET_LS1021ATWR
Alison Wang0de15702014-12-03 16:18:09 +08001679 bool "Support ls1021atwr"
Michal Simek5ed063d2018-07-23 15:55:13 +02001680 select ARCH_LS1021A
1681 select ARCH_SUPPORT_PSCI
1682 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001683 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301684 select CPU_V7A
Hongbo Zhangadee1d42016-09-21 18:31:04 +08001685 select CPU_V7_HAS_NONSEC
1686 select CPU_V7_HAS_VIRT
York Sun5e8bd7e2016-09-26 08:09:29 -07001687 select LS1_DEEP_SLEEP
Tom Rini2b210542022-12-02 16:42:40 -05001688 select PEN_ADDR_BIG_ENDIAN
Michal Simek5ed063d2018-07-23 15:55:13 +02001689 select SUPPORT_SPL
Lukasz Majewski28964222020-06-04 23:11:52 +08001690 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001691 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001692 imply SCSI
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001693
Aleksandar Gerasimovski91ee5472021-02-22 18:18:11 +00001694config TARGET_PG_WCOM_SELI8
1695 bool "Support Hitachi-Powergrids SELI8 service unit card"
1696 select ARCH_LS1021A
1697 select ARCH_SUPPORT_PSCI
1698 select BOARD_EARLY_INIT_F
1699 select BOARD_LATE_INIT
1700 select CPU_V7A
1701 select CPU_V7_HAS_NONSEC
1702 select CPU_V7_HAS_VIRT
1703 select SYS_FSL_DDR
1704 select FSL_DDR_INTERACTIVE
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001705 select GPIO_EXTRA_HEADER
Aleksandar Gerasimovski91ee5472021-02-22 18:18:11 +00001706 select VENDOR_KM
1707 imply SCSI
1708 help
1709 Support for Hitachi-Powergrids SELI8 service unit card.
1710 SELI8 is a QorIQ LS1021a based service unit card used
1711 in XMC20 and FOX615 product families.
1712
Aleksandar Gerasimovskia7fd6fa2021-06-08 14:16:28 +00001713config TARGET_PG_WCOM_EXPU1
1714 bool "Support Hitachi-Powergrids EXPU1 service unit card"
1715 select ARCH_LS1021A
1716 select ARCH_SUPPORT_PSCI
1717 select BOARD_EARLY_INIT_F
1718 select BOARD_LATE_INIT
1719 select CPU_V7A
1720 select CPU_V7_HAS_NONSEC
1721 select CPU_V7_HAS_VIRT
1722 select SYS_FSL_DDR
1723 select FSL_DDR_INTERACTIVE
1724 select VENDOR_KM
1725 imply SCSI
1726 help
1727 Support for Hitachi-Powergrids EXPU1 service unit card.
1728 EXPU1 is a QorIQ LS1021a based service unit card used
1729 in XMC20 and FOX615 product families.
1730
Jianchao Wang87821222019-07-19 00:30:01 +03001731config TARGET_LS1021ATSN
1732 bool "Support ls1021atsn"
1733 select ARCH_LS1021A
1734 select ARCH_SUPPORT_PSCI
1735 select BOARD_EARLY_INIT_F
1736 select BOARD_LATE_INIT
1737 select CPU_V7A
1738 select CPU_V7_HAS_NONSEC
1739 select CPU_V7_HAS_VIRT
1740 select LS1_DEEP_SLEEP
1741 select SUPPORT_SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001742 select GPIO_EXTRA_HEADER
Jianchao Wang87821222019-07-19 00:30:01 +03001743 imply SCSI
1744
Feng Li20c700f2016-11-03 14:15:17 +08001745config TARGET_LS1021AIOT
1746 bool "Support ls1021aiot"
Michal Simek5ed063d2018-07-23 15:55:13 +02001747 select ARCH_LS1021A
1748 select ARCH_SUPPORT_PSCI
Tom Rinie5ec4812017-01-22 19:43:11 -05001749 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301750 select CPU_V7A
Feng Li20c700f2016-11-03 14:15:17 +08001751 select CPU_V7_HAS_NONSEC
1752 select CPU_V7_HAS_VIRT
Tom Rini2b210542022-12-02 16:42:40 -05001753 select PEN_ADDR_BIG_ENDIAN
Feng Li20c700f2016-11-03 14:15:17 +08001754 select SUPPORT_SPL
Lukasz Majewski28964222020-06-04 23:11:52 +08001755 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001756 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001757 imply SCSI
Feng Li20c700f2016-11-03 14:15:17 +08001758 help
1759 Support for Freescale LS1021AIOT platform.
1760 The LS1021A Freescale board (IOT) is a high-performance
1761 development platform that supports the QorIQ LS1021A
1762 Layerscape Architecture processor.
1763
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001764config TARGET_LS1043AQDS
1765 bool "Support ls1043aqds"
York Sun0a37cf82016-09-26 08:09:27 -07001766 select ARCH_LS1043A
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001767 select ARM64
1768 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001769 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001770 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001771 select BOARD_LATE_INIT
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001772 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001773 select FSL_DDR_INTERACTIVE if !SPL
Lukasz Majewski044a66c2020-06-04 23:11:51 +08001774 select FSL_DSPI if !SPL_NO_DSPI
1775 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001776 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001777 imply SCSI
Peng Maf11e4922019-01-30 19:11:49 +08001778 imply SCSI_AHCI
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001779 help
1780 Support for Freescale LS1043AQDS platform.
1781
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001782config TARGET_LS1043ARDB
1783 bool "Support ls1043ardb"
York Sun0a37cf82016-09-26 08:09:27 -07001784 select ARCH_LS1043A
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001785 select ARM64
Hou Zhiqiang831c0682015-10-26 19:47:57 +08001786 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001787 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001788 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001789 select BOARD_LATE_INIT
Gong Qianyu3ad44722015-10-26 19:47:53 +08001790 select SUPPORT_SPL
Lukasz Majewski044a66c2020-06-04 23:11:51 +08001791 select FSL_DSPI if !SPL_NO_DSPI
1792 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001793 select GPIO_EXTRA_HEADER
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001794 help
1795 Support for Freescale LS1043ARDB platform.
1796
Shaohui Xie126fe702016-09-07 17:56:14 +08001797config TARGET_LS1046AQDS
1798 bool "Support ls1046aqds"
York Sunda28e582016-09-26 08:09:24 -07001799 select ARCH_LS1046A
Shaohui Xie126fe702016-09-07 17:56:14 +08001800 select ARM64
1801 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001802 select ARCH_SUPPORT_TFABOOT
Simon Glassa5d67542017-01-23 13:31:20 -07001803 select BOARD_EARLY_INIT_F
Michal Simek5ed063d2018-07-23 15:55:13 +02001804 select BOARD_LATE_INIT
1805 select DM_SPI_FLASH if DM_SPI
1806 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001807 select FSL_DDR_BIST if !SPL
1808 select FSL_DDR_INTERACTIVE if !SPL
1809 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001810 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001811 imply SCSI
Shaohui Xie126fe702016-09-07 17:56:14 +08001812 help
1813 Support for Freescale LS1046AQDS platform.
1814 The LS1046A Development System (QDS) is a high-performance
1815 development platform that supports the QorIQ LS1046A
1816 Layerscape Architecture processor.
1817
Mingkai Hudd029362016-09-07 18:47:28 +08001818config TARGET_LS1046ARDB
1819 bool "Support ls1046ardb"
York Sunda28e582016-09-26 08:09:24 -07001820 select ARCH_LS1046A
Mingkai Hudd029362016-09-07 18:47:28 +08001821 select ARM64
1822 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001823 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001824 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001825 select BOARD_LATE_INIT
Mingkai Hudd029362016-09-07 18:47:28 +08001826 select DM_SPI_FLASH if DM_SPI
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +08001827 select POWER_MC34VR500
Michal Simek5ed063d2018-07-23 15:55:13 +02001828 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001829 select FSL_DDR_BIST
1830 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001831 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001832 imply SCSI
Mingkai Hudd029362016-09-07 18:47:28 +08001833 help
1834 Support for Freescale LS1046ARDB platform.
1835 The LS1046A Reference Design Board (RDB) is a high-performance
1836 development platform that supports the QorIQ LS1046A
1837 Layerscape Architecture processor.
1838
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001839config TARGET_LS1046AFRWY
1840 bool "Support ls1046afrwy"
1841 select ARCH_LS1046A
1842 select ARM64
1843 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001844 select ARCH_SUPPORT_TFABOOT
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001845 select BOARD_EARLY_INIT_F
1846 select BOARD_LATE_INIT
1847 select DM_SPI_FLASH if DM_SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001848 select GPIO_EXTRA_HEADER
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001849 imply SCSI
1850 help
1851 Support for Freescale LS1046AFRWY platform.
1852 The LS1046A Freeway Board (FRWY) is a high-performance
1853 development platform that supports the QorIQ LS1046A
1854 Layerscape Architecture processor.
Masahiro Yamadadd840582014-07-30 14:08:14 +09001855
Tom Rini03de3052024-05-20 13:35:03 -06001856config ARCH_SC5XX
1857 bool "Analog Devices SC5XX-processor family"
1858
Michael Walle4ceb5c62020-10-15 23:08:57 +02001859config TARGET_SL28
1860 bool "Support sl28"
1861 select ARCH_LS1028A
1862 select ARM64
1863 select ARMV8_MULTIENTRY
1864 select SUPPORT_SPL
1865 select BINMAN
Michael Walle356a3382021-03-26 19:40:57 +01001866 select DM
1867 select DM_GPIO
1868 select DM_I2C
1869 select DM_MMC
Tom Rinidb04ff42024-01-10 13:46:10 -05001870 select MTD
Michael Walle356a3382021-03-26 19:40:57 +01001871 select DM_SPI_FLASH
Michael Walle356a3382021-03-26 19:40:57 +01001872 select DM_MDIO
Simon Glass3232bdf2021-08-01 18:54:44 -06001873 select PCI
Michael Walle356a3382021-03-26 19:40:57 +01001874 select DM_RNG
1875 select DM_RTC
Tom Rinib630f8b2023-10-27 20:59:51 -04001876 select SCSI
Michael Walle6d1ab4a2021-03-26 19:40:58 +01001877 select DM_SERIAL
Michael Walle356a3382021-03-26 19:40:57 +01001878 select DM_SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001879 select GPIO_EXTRA_HEADER
Michael Walle356a3382021-03-26 19:40:57 +01001880 select SPL_DM if SPL
1881 select SPL_DM_SPI if SPL
1882 select SPL_DM_SPI_FLASH if SPL
1883 select SPL_DM_I2C if SPL
1884 select SPL_DM_MMC if SPL
1885 select SPL_DM_SERIAL if SPL
Michael Walle4ceb5c62020-10-15 23:08:57 +02001886 help
1887 Support for Kontron SMARC-sAL28 board.
1888
Mathew McBridea1d2fd32022-01-31 18:34:43 +05301889config TARGET_TEN64
1890 bool "Support ten64"
1891 select ARCH_LS1088A
1892 select ARCH_MISC_INIT
1893 select ARM64
1894 select ARMV8_MULTIENTRY
1895 select ARCH_SUPPORT_TFABOOT
1896 select BOARD_LATE_INIT
1897 select SUPPORT_SPL
1898 select FSL_DDR_INTERACTIVE if !SD_BOOT
1899 select GPIO_EXTRA_HEADER
1900 help
1901 Support for Traverse Technologies Ten64 board, based
1902 on NXP LS1088A.
1903
Masahiro Yamada66cba042014-10-03 19:21:07 +09001904config ARCH_UNIPHIER
Masahiro Yamadab6ef3a32015-05-29 17:30:01 +09001905 bool "Socionext UniPhier SoCs"
Tom Rinie5ec4812017-01-22 19:43:11 -05001906 select BOARD_LATE_INIT
Masahiro Yamada4e819952015-03-31 12:47:54 +09001907 select DM
Masahiro Yamadab800cbd2016-02-16 17:03:50 +09001908 select DM_GPIO
Masahiro Yamada4e819952015-03-31 12:47:54 +09001909 select DM_I2C
Masahiro Yamada4aceb3f2016-02-18 19:52:49 +09001910 select DM_MMC
Masahiro Yamada407b01b2020-01-30 22:07:59 +09001911 select DM_MTD
Masahiro Yamada4fb96c42016-10-08 13:25:31 +09001912 select DM_RESET
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001913 select DM_SERIAL
Masahiro Yamada65fce762018-07-19 16:28:25 +09001914 select OF_BOARD_SETUP
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001915 select OF_CONTROL
1916 select OF_LIBFDT
Masahiro Yamada27350c92016-09-17 03:33:01 +09001917 select PINCTRL
Ley Foon Tan0680f1b2017-05-03 17:13:32 +08001918 select SPL_BOARD_INIT if SPL
Masahiro Yamada561ca642017-01-21 18:05:22 +09001919 select SPL_DM if SPL
1920 select SPL_LIBCOMMON_SUPPORT if SPL
1921 select SPL_LIBGENERIC_SUPPORT if SPL
1922 select SPL_OF_CONTROL if SPL
1923 select SPL_PINCTRL if SPL
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001924 select SUPPORT_SPL
Michal Simek08a00cb2018-07-23 15:55:14 +02001925 imply CMD_DM
Masahiro Yamada7ef5b1e2018-07-20 21:47:18 +09001926 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001927 imply FAT_WRITE
Masahiro Yamadab6ef3a32015-05-29 17:30:01 +09001928 help
1929 Support for UniPhier SoC family developed by Socionext Inc.
1930 (formerly, System LSI Business Division of Panasonic Corporation)
Masahiro Yamada66cba042014-10-03 19:21:07 +09001931
Masami Hiramatsu5cd4a352021-06-04 18:45:10 +09001932config ARCH_SYNQUACER
1933 bool "Socionext SynQuacer SoCs"
1934 select ARM64
1935 select DM
1936 select GIC_V3
1937 select PSCI_RESET
1938 select SYSRESET
1939 select SYSRESET_PSCI
1940 select OF_CONTROL
1941 help
1942 Support for SynQuacer SoC family developed by Socionext Inc.
1943 This SoC is used on 96boards EE DeveloperBox.
1944
Trevor Woerner71f63542020-05-06 08:02:42 -04001945config ARCH_STM32
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001946 bool "Support STMicroelectronics STM32 MCU with cortex M"
rev13@wp.pled09a552015-03-01 12:44:42 +01001947 select CPU_V7M
Kamil Lulko66562412015-12-01 09:08:19 +01001948 select DM
1949 select DM_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001950 imply CMD_DM
rev13@wp.pled09a552015-03-01 12:44:42 +01001951
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01001952config ARCH_STI
Patrick Delaunayeae488b2022-05-20 18:38:10 +02001953 bool "Support STMicroelectronics SoCs"
Michal Simek5ed063d2018-07-23 15:55:13 +02001954 select BLK
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301955 select CPU_V7A
Patrice Chotard214a17e2017-02-21 13:37:07 +01001956 select DM
Patrice Chotardeee20f82017-02-21 13:37:09 +01001957 select DM_MMC
Patrice Chotard584861f2017-03-22 10:54:03 +01001958 select DM_RESET
Michal Simek5ed063d2018-07-23 15:55:13 +02001959 select DM_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001960 imply CMD_DM
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01001961 help
1962 Support for STMicroelectronics STiH407/10 SoC family.
1963 This SoC is used on Linaro 96Board STiH410-B2260
1964
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001965config ARCH_STM32MP
1966 bool "Support STMicroelectronics STM32MP Socs with cortex A"
Patrick Delaunay08772f62018-03-20 10:54:53 +01001967 select ARCH_MISC_INIT
Patrick Delaunay654706b2020-04-01 09:07:33 +02001968 select ARCH_SUPPORT_TFABOOT
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001969 select BOARD_LATE_INIT
1970 select CLK
1971 select DM
1972 select DM_GPIO
1973 select DM_RESET
1974 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001975 select MISC
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001976 select OF_CONTROL
1977 select OF_LIBFDT
Patrick Delaunay05d36932019-07-05 17:20:14 +02001978 select OF_SYSTEM_SETUP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001979 select PINCTRL
1980 select REGMAP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001981 select SYSCON
Patrick Delaunay86634a92018-03-20 14:15:06 +01001982 select SYSRESET
Patrice Chotard01a70192023-10-27 16:43:04 +02001983 select SYS_THUMB_BUILD if !ARM64
Kever Yang09259fc2019-04-02 20:41:25 +08001984 imply SPL_SYSRESET
Michal Simek08a00cb2018-07-23 15:55:14 +02001985 imply CMD_DM
Patrick Delaunayc16cc4f2019-04-12 11:55:46 +02001986 imply CMD_POWEROFF
Patrick Delaunayf2193612019-07-30 19:16:28 +02001987 imply OF_LIBFDT_OVERLAY
Patrick Delaunayb4ae34b2019-02-27 17:01:11 +01001988 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Patrick Delaunayce3772c2019-04-18 17:32:38 +02001989 imply USE_PREBOOT
Simon Glassd6b318d2021-12-18 11:27:50 -07001990 imply TIMESTAMP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001991 help
1992 Support for STM32MP SoC family developed by STMicroelectronics,
1993 MPUs based on ARM cortex A core
Patrick Delaunayabf26782019-02-12 11:44:39 +01001994 U-BOOT is running in DDR, loaded by the First Stage BootLoader (FSBL).
1995 FSBL can be TF-A: Trusted Firmware for Cortex A, for trusted boot
1996 chain.
1997 SPL is the unsecure FSBL for the basic boot chain.
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001998
Simon Glass2444dae2015-08-30 16:55:38 -06001999config ARCH_ROCKCHIP
2000 bool "Support Rockchip SoCs"
Simon Glassaa150382016-06-12 23:30:14 -06002001 select BLK
Quentin Schulz05713d52022-09-02 15:10:52 +02002002 select BINMAN if SPL_OPTEE || SPL
Simon Glass2444dae2015-08-30 16:55:38 -06002003 select DM
Simon Glassaa150382016-06-12 23:30:14 -06002004 select DM_GPIO
2005 select DM_I2C
2006 select DM_MMC
Michal Simek5ed063d2018-07-23 15:55:13 +02002007 select DM_PWM
2008 select DM_REGULATOR
Simon Glassaa150382016-06-12 23:30:14 -06002009 select DM_SERIAL
2010 select DM_SPI
2011 select DM_SPI_FLASH
Jonas Karlmanbcbd9a62023-11-12 17:48:58 +00002012 select DM_USB_GADGET if USB_DWC3_GADGET
Philipp Tomsich14ad6eb2017-10-10 16:21:03 +02002013 select ENABLE_ARM_SOC_BOOT0_HOOK
Michal Simek5ed063d2018-07-23 15:55:13 +02002014 select OF_CONTROL
Tom Rinidb04ff42024-01-10 13:46:10 -05002015 select MTD
Adam Fordf1b1f772018-04-15 13:51:26 -04002016 select SPI
Michal Simek5ed063d2018-07-23 15:55:13 +02002017 select SPL_DM if SPL
Lukasz Majewski56c40462020-06-04 23:11:53 +08002018 select SPL_DM_SPI if SPL
2019 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02002020 select SYS_MALLOC_F
2021 select SYS_THUMB_BUILD if !ARM64
2022 imply ADC
Michal Simek08a00cb2018-07-23 15:55:14 +02002023 imply CMD_DM
Kever Yangb0a569d2019-03-29 09:08:58 +08002024 imply DEBUG_UART_BOARD_INIT
Simon Glass7755dc52023-04-24 13:49:51 +12002025 imply BOOTSTD_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04002026 imply FAT_WRITE
Philipp Tomsich8e8bccc2017-09-20 13:50:13 +02002027 imply SARADC_ROCKCHIP
Michal Simek5ed063d2018-07-23 15:55:13 +02002028 imply SPL_SYSRESET
Thomas Hebb64eff472019-11-15 08:48:57 -08002029 imply SPL_SYS_MALLOC_SIMPLE
Kever Yangc3c03312018-04-19 11:37:09 +08002030 imply SYS_NS16550
Michal Simek5ed063d2018-07-23 15:55:13 +02002031 imply TPL_SYSRESET
2032 imply USB_FUNCTION_FASTBOOT
Simon Glass2444dae2015-08-30 16:55:38 -06002033
Suneel Garapati03c22882019-10-19 18:37:55 -07002034config ARCH_OCTEONTX
2035 bool "Support OcteonTX SoCs"
Stefan Roese7a780742020-09-23 11:01:30 +02002036 select CLK
Suneel Garapati03c22882019-10-19 18:37:55 -07002037 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002038 select GPIO_EXTRA_HEADER
Suneel Garapati03c22882019-10-19 18:37:55 -07002039 select ARM64
2040 select OF_CONTROL
2041 select OF_LIVE
2042 select BOARD_LATE_INIT
2043 select SYS_CACHE_SHIFT_7
Tom Rini7856cd52021-12-12 22:12:32 -05002044 select SYS_PCI_64BIT if PCI
Simon Glass239d22c2021-12-16 20:59:36 -07002045 imply OF_HAS_PRIOR_STAGE
Suneel Garapati0a668f62019-10-19 18:47:37 -07002046
2047config ARCH_OCTEONTX2
2048 bool "Support OcteonTX2 SoCs"
Stefan Roese7a780742020-09-23 11:01:30 +02002049 select CLK
Suneel Garapati0a668f62019-10-19 18:47:37 -07002050 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002051 select GPIO_EXTRA_HEADER
Suneel Garapati0a668f62019-10-19 18:47:37 -07002052 select ARM64
2053 select OF_CONTROL
2054 select OF_LIVE
2055 select BOARD_LATE_INIT
2056 select SYS_CACHE_SHIFT_7
Tom Rini7856cd52021-12-12 22:12:32 -05002057 select SYS_PCI_64BIT if PCI
Simon Glass239d22c2021-12-16 20:59:36 -07002058 imply OF_HAS_PRIOR_STAGE
Suneel Garapati0a668f62019-10-19 18:47:37 -07002059
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002060config TARGET_THUNDERX_88XX
2061 bool "Support ThunderX 88xx"
Marek Vasutb4ba1692016-06-01 02:33:53 +02002062 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002063 select GPIO_EXTRA_HEADER
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002064 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01002065 select PL01X_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02002066 select SYS_CACHE_SHIFT_7
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002067
maxims@google.com4697abe2017-01-18 13:44:55 -08002068config ARCH_ASPEED
2069 bool "Support Aspeed SoCs"
maxims@google.com4697abe2017-01-18 13:44:55 -08002070 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +02002071 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +02002072 imply CMD_DM
maxims@google.com4697abe2017-01-18 13:44:55 -08002073
liu haoe3aafef2019-10-31 07:51:08 +00002074config TARGET_DURIAN
2075 bool "Support Phytium Durian Platform"
2076 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002077 select GPIO_EXTRA_HEADER
liu haoe3aafef2019-10-31 07:51:08 +00002078 help
2079 Support for durian platform.
2080 It has 2GB Sdram, uart and pcie.
2081
weichangzhengb9d0f002022-03-02 15:09:05 +08002082config TARGET_POMELO
2083 bool "Support Phytium Pomelo Platform"
2084 select ARM64
2085 select DM
2086 select AHCI
2087 select SCSI_AHCI
2088 select AHCI_PCI
2089 select BLK
2090 select PCI
2091 select DM_PCI
2092 select SCSI
weichangzhengb9d0f002022-03-02 15:09:05 +08002093 select DM_SERIAL
weichangzhengb9d0f002022-03-02 15:09:05 +08002094 imply CMD_PCI
2095 help
2096 Support for pomelo platform.
2097 It has 8GB Sdram, uart and pcie.
2098
TracyMg_Lie6a8c6f2023-12-25 11:21:34 +08002099config TARGET_PE2201
2100 bool "Support Phytium PE2201 Platform"
2101 select ARM64
2102 help
2103 Support for pe2201 platform.It has 2GB Sdram, uart and pcie.
2104
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002105config TARGET_PRESIDIO_ASIC
2106 bool "Support Cortina Presidio ASIC Platform"
2107 select ARM64
Tom Rini5afdcca2021-08-19 14:19:39 -04002108 select GICV2
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002109
Andrii Anisov770a8ee2020-08-06 12:42:47 +03002110config TARGET_XENGUEST_ARM64
2111 bool "Xen guest ARM64"
2112 select ARM64
2113 select XEN
2114 select OF_CONTROL
2115 select LINUX_KERNEL_IMAGE_HEADER
Peng Fan384d5cf2020-08-06 12:42:50 +03002116 select XEN_SERIAL
Simon Glass239d22c2021-12-16 20:59:36 -07002117 imply OF_HAS_PRIOR_STAGE
2118
Nick Hawkins4276c9b2022-06-08 16:21:34 -05002119config ARCH_GXP
2120 bool "Support HPE GXP SoCs"
2121 select DM
2122 select OF_CONTROL
2123 imply CMD_DM
2124
Masahiro Yamadadd840582014-07-30 14:08:14 +09002125endchoice
2126
Tom Rini97744622021-08-30 09:16:30 -04002127config SUPPORT_PASSING_ATAGS
2128 bool "Support pre-devicetree ATAG-based booting"
2129 depends on !ARM64
2130 imply SETUP_MEMORY_TAGS
2131 help
2132 Support for booting older Linux kernels, using ATAGs rather than
2133 passing a devicetree. This is option is rarely used, and the
2134 semantics are defined at
2135 https://www.kernel.org/doc/Documentation/arm/Booting at section 4a.
2136
2137config SETUP_MEMORY_TAGS
2138 bool "Pass memory size information via ATAG"
2139 depends on SUPPORT_PASSING_ATAGS
2140
2141config CMDLINE_TAG
2142 bool "Pass Linux kernel cmdline via ATAG"
2143 depends on SUPPORT_PASSING_ATAGS
2144
2145config INITRD_TAG
2146 bool "Pass initrd starting point and size via ATAG"
2147 depends on SUPPORT_PASSING_ATAGS
2148
2149config REVISION_TAG
2150 bool "Pass system revision via ATAG"
2151 depends on SUPPORT_PASSING_ATAGS
2152
2153config SERIAL_TAG
2154 bool "Pass system serial number via ATAG"
2155 depends on SUPPORT_PASSING_ATAGS
2156
Tom Rini87e8d382021-08-30 09:16:31 -04002157config STATIC_MACH_TYPE
2158 bool "Statically define the Machine ID number"
Tom Rini493fd332023-09-04 21:12:28 -04002159 default y if TARGET_DS109 || TARGET_DS414 || DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac"
Tom Rini87e8d382021-08-30 09:16:31 -04002160 help
2161 When booting via ATAGs, enable this option if we know the correct
2162 machine ID number to use at compile time. Some systems will be
2163 passed the number dynamically by whatever loads U-Boot.
2164
2165config MACH_TYPE
2166 int "Machine ID number"
2167 depends on STATIC_MACH_TYPE
Pali Rohár012d4be2022-08-11 22:29:03 +02002168 default 527 if TARGET_DS109
Pali Rohár012d4be2022-08-11 22:29:03 +02002169 default 3036 if TARGET_DS414
2170 default 4283 if DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac"
Tom Rini87e8d382021-08-30 09:16:31 -04002171 help
2172 When booting via ATAGs, the machine type must be passed as a number.
2173 For the full list see https://www.arm.linux.org.uk/developer/machines
2174
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002175config ARCH_SUPPORT_TFABOOT
2176 bool
2177
2178config TFABOOT
2179 bool "Support for booting from TF-A"
2180 depends on ARCH_SUPPORT_TFABOOT
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002181 help
Andre Przywaracee2e022020-09-30 15:45:07 +01002182 Some platforms support the setup of secure registers (for instance
2183 for CPU errata handling) or provide secure services like PSCI.
2184 Those services could also be provided by other firmware parts
2185 like TF-A (Trusted Firmware for Cortex-A), in which case U-Boot
2186 does not need to (and cannot) execute this code.
2187 Enabling this option will make a U-Boot binary that is relying
2188 on other firmware layers to provide secure functionality.
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002189
Andrew F. Davis5fbed8f2018-02-14 11:53:37 -06002190config TI_SECURE_DEVICE
2191 bool "HS Device Type Support"
Andrew F. Davis3a543a82019-04-12 12:54:45 -04002192 depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_K3
Andrew F. Davis5fbed8f2018-02-14 11:53:37 -06002193 help
2194 If a high secure (HS) device type is being used, this config
2195 must be set. This option impacts various aspects of the
2196 build system (to create signed boot images that can be
2197 authenticated) and the code. See the doc/README.ti-secure
2198 file for further details.
2199
Tom Rini440c00d2021-12-17 18:08:45 -05002200config SYS_KWD_CONFIG
2201 string "kwbimage config file path"
2202 depends on ARCH_KIRKWOOD || ARCH_MVEBU
2203 default "arch/arm/mach-mvebu/kwbimage.cfg"
2204 help
2205 Path within the source directory to the kwbimage.cfg file to use
2206 when packaging the U-Boot image for use.
2207
Mark Kettenis003b6572021-10-23 16:58:03 +02002208source "arch/arm/mach-apple/Kconfig"
2209
maxims@google.com4697abe2017-01-18 13:44:55 -08002210source "arch/arm/mach-aspeed/Kconfig"
2211
Masahiro Yamada4614b892015-02-20 17:04:01 +09002212source "arch/arm/mach-at91/Kconfig"
2213
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +09002214source "arch/arm/mach-bcm283x/Kconfig"
Masahiro Yamada3491ba62014-08-31 07:11:01 +09002215
William Zhangf8209d32022-05-09 09:28:02 -07002216source "arch/arm/mach-bcmbca/Kconfig"
2217
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -04002218source "arch/arm/mach-bcmstb/Kconfig"
2219
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +09002220source "arch/arm/mach-davinci/Kconfig"
Simon Glass34e609c2015-02-05 21:41:39 -07002221
Thomas Abraham77b55e82015-08-03 17:58:00 +05302222source "arch/arm/mach-exynos/Kconfig"
Masahiro Yamada72df68c2014-08-31 07:11:00 +09002223
Nick Hawkins4276c9b2022-06-08 16:21:34 -05002224source "arch/arm/mach-hpe/gxp/Kconfig"
2225
Masahiro Yamada72a8ff42015-02-20 17:04:08 +09002226source "arch/arm/mach-highbank/Kconfig"
Masahiro Yamadaef2b6942014-08-31 07:11:07 +09002227
Yang Xiwene90711f2023-04-01 19:17:33 +08002228source "arch/arm/mach-histb/Kconfig"
2229
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +09002230source "arch/arm/mach-integrator/Kconfig"
2231
Robert Markoe479a7d2020-07-06 10:37:54 +02002232source "arch/arm/mach-ipq40xx/Kconfig"
2233
Lokesh Vutla586bde92018-08-27 15:57:08 +05302234source "arch/arm/mach-k3/Kconfig"
2235
Masahiro Yamada39a72342015-02-20 17:04:11 +09002236source "arch/arm/mach-keystone/Kconfig"
Masahiro Yamadac338f092014-08-31 07:11:05 +09002237
Masahiro Yamada56f86e32015-02-20 17:04:06 +09002238source "arch/arm/mach-kirkwood/Kconfig"
Masahiro Yamada47539e22014-08-31 07:10:59 +09002239
Trevor Woernerb3d9a8b2020-05-06 08:02:36 -04002240source "arch/arm/mach-lpc32xx/Kconfig"
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +03002241
Stefan Roesec3d89142015-08-25 13:18:38 +02002242source "arch/arm/mach-mvebu/Kconfig"
2243
Suneel Garapati03c22882019-10-19 18:37:55 -07002244source "arch/arm/mach-octeontx/Kconfig"
Suneel Garapati0a668f62019-10-19 18:47:37 -07002245
2246source "arch/arm/mach-octeontx2/Kconfig"
2247
York Sun0a37cf82016-09-26 08:09:27 -07002248source "arch/arm/cpu/armv7/ls102xa/Kconfig"
2249
Magnus Lilja3159ec62018-05-11 14:06:54 +02002250source "arch/arm/mach-imx/mx3/Kconfig"
2251
Peng Fan7a7391f2018-01-10 13:20:19 +08002252source "arch/arm/mach-imx/mx5/Kconfig"
Adrian Alonso1a8150d2015-09-03 11:49:28 -05002253
Stefano Babic552a8482017-06-29 10:16:06 +02002254source "arch/arm/mach-imx/mx6/Kconfig"
Boris BREZILLON89ebc822015-03-04 13:13:03 +01002255
Peng Fan7a7391f2018-01-10 13:20:19 +08002256source "arch/arm/mach-imx/mx7/Kconfig"
2257
2258source "arch/arm/mach-imx/mx7ulp/Kconfig"
2259
Peng Fanb2b8b9b2018-10-18 14:28:08 +02002260source "arch/arm/mach-imx/imx8/Kconfig"
2261
Peng Fancd357ad2018-11-20 10:19:25 +00002262source "arch/arm/mach-imx/imx8m/Kconfig"
Andrej Rosano424ee3d2015-04-08 18:56:29 +02002263
Peng Fan19b990b2021-08-07 16:00:30 +08002264source "arch/arm/mach-imx/imx8ulp/Kconfig"
2265
Peng Fan881df6e2022-07-26 16:40:39 +08002266source "arch/arm/mach-imx/imx9/Kconfig"
2267
Giulio Benetti77eb9a92020-01-10 15:51:47 +01002268source "arch/arm/mach-imx/imxrt/Kconfig"
2269
Stefan Agnerc5343d42018-02-06 09:44:34 +01002270source "arch/arm/mach-imx/mxs/Kconfig"
2271
Tom Rini983e3702016-11-07 21:34:54 -05002272source "arch/arm/mach-omap2/Kconfig"
Madan Srinivas63847262016-05-19 19:10:43 -05002273
York Sunda28e582016-09-26 08:09:24 -07002274source "arch/arm/cpu/armv8/fsl-layerscape/Kconfig"
2275
Masahiro Yamada3e93b4e2015-02-20 17:04:09 +09002276source "arch/arm/mach-orion5x/Kconfig"
Masahiro Yamada22f2be72014-08-31 07:11:06 +09002277
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05302278source "arch/arm/mach-owl/Kconfig"
2279
Marek Vasut40b9d532024-02-27 17:05:56 +01002280source "arch/arm/mach-renesas/Kconfig"
Masahiro Yamadaf40b9892014-08-31 07:10:57 +09002281
Beniamino Galvanibfcef282016-05-08 08:30:16 +02002282source "arch/arm/mach-meson/Kconfig"
2283
Ryder Leecbd2fba2018-11-15 10:07:52 +08002284source "arch/arm/mach-mediatek/Kconfig"
2285
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03002286source "arch/arm/mach-qemu/Kconfig"
2287
Simon Glass2444dae2015-08-30 16:55:38 -06002288source "arch/arm/mach-rockchip/Kconfig"
2289
Minkyu Kang225f5ee2015-11-20 15:24:57 +09002290source "arch/arm/mach-s5pc1xx/Kconfig"
Simon Glass311757b2014-10-07 22:01:50 -06002291
Tom Rini03de3052024-05-20 13:35:03 -06002292source "arch/arm/mach-sc5xx/Kconfig"
2293
Mateusz Kulikowski08592132016-03-31 23:12:32 +02002294source "arch/arm/mach-snapdragon/Kconfig"
2295
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09002296source "arch/arm/mach-socfpga/Kconfig"
2297
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01002298source "arch/arm/mach-sti/Kconfig"
2299
Vikas Manocha0a61ee82016-01-15 17:49:06 -08002300source "arch/arm/mach-stm32/Kconfig"
2301
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01002302source "arch/arm/mach-stm32mp/Kconfig"
2303
Masahiro Yamada3abfd882017-04-28 19:42:18 +09002304source "arch/arm/mach-sunxi/Kconfig"
2305
Masahiro Yamada09f455d2015-02-20 17:04:04 +09002306source "arch/arm/mach-tegra/Kconfig"
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09002307
Stephan Gerhold689088f2020-01-04 18:45:17 +01002308source "arch/arm/mach-u8500/Kconfig"
2309
Masahiro Yamada4c425572015-02-27 02:26:42 +09002310source "arch/arm/mach-uniphier/Kconfig"
Masahiro Yamada66cba042014-10-03 19:21:07 +09002311
Stefan Agner7966b432017-03-13 18:41:36 -07002312source "arch/arm/cpu/armv7/vf610/Kconfig"
2313
Masahiro Yamada0107f242015-03-16 16:43:22 +09002314source "arch/arm/mach-zynq/Kconfig"
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09002315
Michal Simek274ccb52019-01-17 08:22:43 +01002316source "arch/arm/mach-zynqmp/Kconfig"
2317
Michal Simekec48b6c2018-08-22 14:55:27 +02002318source "arch/arm/mach-versal/Kconfig"
2319
Michal Simekf6aebdf2022-09-19 14:21:02 +02002320source "arch/arm/mach-versal-net/Kconfig"
2321
Michal Simek1d6c54e2018-04-12 17:39:46 +02002322source "arch/arm/mach-zynqmp-r5/Kconfig"
2323
Hans de Goedeea624e12014-11-14 09:34:30 +01002324source "arch/arm/cpu/armv7/Kconfig"
2325
Linus Walleij23b58772015-03-09 10:53:21 +01002326source "arch/arm/cpu/armv8/Kconfig"
2327
Stefano Babic552a8482017-06-29 10:16:06 +02002328source "arch/arm/mach-imx/Kconfig"
Boris BREZILLONa05a6042015-03-04 13:13:04 +01002329
Stefan Bosch95e9a8e2020-07-10 19:07:26 +02002330source "arch/arm/mach-nexell/Kconfig"
2331
Jim Liu84335542022-04-19 13:32:19 +08002332source "arch/arm/mach-npcm/Kconfig"
2333
Usama Arif565add12020-08-12 16:12:53 +01002334source "board/armltd/total_compute/Kconfig"
Rui Miguel Silvaf98457d2022-05-11 10:55:41 +01002335source "board/armltd/corstone1000/Kconfig"
Heiko Schocherd8ccbe92016-06-07 08:31:25 +02002336source "board/bosch/shc/Kconfig"
Sjoerd Simons45123802019-02-25 15:33:00 +00002337source "board/bosch/guardian/Kconfig"
Suneel Garapati03c22882019-10-19 18:37:55 -07002338source "board/Marvell/octeontx/Kconfig"
Suneel Garapati0a668f62019-10-19 18:47:37 -07002339source "board/Marvell/octeontx2/Kconfig"
Kristian Amlie15e30102021-09-07 08:37:51 +02002340source "board/armltd/vexpress/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09002341source "board/armltd/vexpress64/Kconfig"
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002342source "board/cortina/presidio-asic/Kconfig"
Linus Walleij6f63c292023-04-24 09:38:30 +02002343source "board/broadcom/bcmns/Kconfig"
Rayagonda Kokatanur291635a2020-07-15 22:48:55 +05302344source "board/broadcom/bcmns3/Kconfig"
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002345source "board/cavium/thunderx/Kconfig"
Felix Brack85ab0452018-01-23 18:27:22 +01002346source "board/eets/pdu001/Kconfig"
Bin Meng6f332762018-10-15 02:21:18 -07002347source "board/emulation/qemu-arm/Kconfig"
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05302348source "board/freescale/ls2080aqds/Kconfig"
2349source "board/freescale/ls2080ardb/Kconfig"
Ashish Kumare84a3242017-08-31 16:12:54 +05302350source "board/freescale/ls1088a/Kconfig"
Yuantian Tang353f36d2019-04-10 16:43:34 +08002351source "board/freescale/ls1028a/Kconfig"
Wang Huan550e3dc2014-09-05 13:52:44 +08002352source "board/freescale/ls1021aqds/Kconfig"
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08002353source "board/freescale/ls1043aqds/Kconfig"
Wang Huanc8a7d9d2014-09-05 13:52:45 +08002354source "board/freescale/ls1021atwr/Kconfig"
Jianchao Wang87821222019-07-19 00:30:01 +03002355source "board/freescale/ls1021atsn/Kconfig"
Feng Li20c700f2016-11-03 14:15:17 +08002356source "board/freescale/ls1021aiot/Kconfig"
Shaohui Xie126fe702016-09-07 17:56:14 +08002357source "board/freescale/ls1046aqds/Kconfig"
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002358source "board/freescale/ls1043ardb/Kconfig"
Mingkai Hudd029362016-09-07 18:47:28 +08002359source "board/freescale/ls1046ardb/Kconfig"
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00002360source "board/freescale/ls1046afrwy/Kconfig"
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05302361source "board/freescale/ls1012aqds/Kconfig"
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05302362source "board/freescale/ls1012ardb/Kconfig"
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05302363source "board/freescale/ls1012afrdm/Kconfig"
Priyanka Jain58c3e622018-11-28 13:04:27 +00002364source "board/freescale/lx2160a/Kconfig"
Marcin Niestrojab38bf62017-01-25 09:53:08 +01002365source "board/grinn/chiliboard/Kconfig"
Tom Rini345243e2015-09-02 15:32:20 -04002366source "board/hisilicon/hikey/Kconfig"
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05302367source "board/hisilicon/hikey960/Kconfig"
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02002368source "board/hisilicon/poplar/Kconfig"
Ladislav Michla96c08f2017-04-01 17:17:16 +02002369source "board/isee/igep003x/Kconfig"
Michael Walle4ceb5c62020-10-15 23:08:57 +02002370source "board/kontron/sl28/Kconfig"
Parthiban Nallathambi10e959a2020-07-27 16:48:41 +02002371source "board/myir/mys_6ulx/Kconfig"
Tom Rini4982e122022-11-19 18:45:26 -05002372source "board/samsung/common/Kconfig"
Tom Rini3a21d452022-06-10 22:59:35 -04002373source "board/siemens/common/Kconfig"
Navin Sankar Velliangiria3a0bc82021-05-18 09:03:20 +05302374source "board/seeed/npi_imx6ull/Kconfig"
Masami Hiramatsu5cd4a352021-06-04 18:45:10 +09002375source "board/socionext/developerbox/Kconfig"
Enric Balletbò i Serra9d1b2982015-09-07 07:43:20 +02002376source "board/tcl/sl50/Kconfig"
Mathew McBridea1d2fd32022-01-31 18:34:43 +05302377source "board/traverse/ten64/Kconfig"
Parthiban Nallathambid8d33b62019-04-18 00:04:09 +02002378source "board/variscite/dart_6ul/Kconfig"
Yegor Yefremov6ce89322015-05-29 19:27:29 +02002379source "board/vscom/baltos/Kconfig"
liu haoe3aafef2019-10-31 07:51:08 +00002380source "board/phytium/durian/Kconfig"
weichangzhengb9d0f002022-03-02 15:09:05 +08002381source "board/phytium/pomelo/Kconfig"
TracyMg_Lie6a8c6f2023-12-25 11:21:34 +08002382source "board/phytium/pe2201/Kconfig"
Andrii Anisov770a8ee2020-08-06 12:42:47 +03002383source "board/xen/xenguest_arm64/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09002384
Masahiro Yamada51b17d42014-09-01 11:06:34 +09002385source "arch/arm/Kconfig.debug"
2386
Masahiro Yamadadd840582014-07-30 14:08:14 +09002387endmenu