blob: 878a3d67e8219748af10fed2c69b330f5867acee [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Gala45a68132011-01-05 10:33:46 -06002 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * Copyright (C) 2003 Motorola,Inc.
wdenk42d1f032003-10-15 23:53:47 +00004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
25 *
26 * The processor starts at 0xfffffffc and the code is first executed in the
27 * last 4K page(0xfffff000-0xffffffff) in flash/rom.
28 *
29 */
30
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020031#include <asm-offsets.h>
wdenk42d1f032003-10-15 23:53:47 +000032#include <config.h>
33#include <mpc85xx.h>
34#include <version.h>
35
36#define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
37
38#include <ppc_asm.tmpl>
39#include <ppc_defs.h>
40
41#include <asm/cache.h>
42#include <asm/mmu.h>
43
wdenk42d1f032003-10-15 23:53:47 +000044#undef MSR_KERNEL
Andy Fleming61a21e92007-08-14 01:34:21 -050045#define MSR_KERNEL ( MSR_ME ) /* Machine Check */
wdenk42d1f032003-10-15 23:53:47 +000046
47/*
48 * Set up GOT: Global Offset Table
49 *
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +010050 * Use r12 to access the GOT
wdenk42d1f032003-10-15 23:53:47 +000051 */
52 START_GOT
53 GOT_ENTRY(_GOT2_TABLE_)
54 GOT_ENTRY(_FIXUP_TABLE_)
55
Mingkai Hu7da53352009-09-11 14:19:10 +080056#ifndef CONFIG_NAND_SPL
wdenk42d1f032003-10-15 23:53:47 +000057 GOT_ENTRY(_start)
58 GOT_ENTRY(_start_of_vectors)
59 GOT_ENTRY(_end_of_vectors)
60 GOT_ENTRY(transfer_to_handler)
Mingkai Hu7da53352009-09-11 14:19:10 +080061#endif
wdenk42d1f032003-10-15 23:53:47 +000062
63 GOT_ENTRY(__init_end)
Po-Yu Chuang44c6e652011-03-01 22:59:59 +000064 GOT_ENTRY(__bss_end__)
wdenk42d1f032003-10-15 23:53:47 +000065 GOT_ENTRY(__bss_start)
66 END_GOT
67
68/*
69 * e500 Startup -- after reset only the last 4KB of the effective
70 * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
71 * section is located at THIS LAST page and basically does three
72 * things: clear some registers, set up exception tables and
73 * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
74 * continue the boot procedure.
75
76 * Once the boot rom is mapped by TLB entries we can proceed
77 * with normal startup.
78 *
79 */
80
Andy Fleming61a21e92007-08-14 01:34:21 -050081 .section .bootpg,"ax"
82 .globl _start_e500
wdenk42d1f032003-10-15 23:53:47 +000083
84_start_e500:
wdenk97d80fc2004-06-09 00:34:46 +000085
Andy Fleming61a21e92007-08-14 01:34:21 -050086/* clear registers/arrays not reset by hardware */
wdenk42d1f032003-10-15 23:53:47 +000087
Andy Fleming61a21e92007-08-14 01:34:21 -050088 /* L1 */
89 li r0,2
90 mtspr L1CSR0,r0 /* invalidate d-cache */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020091 mtspr L1CSR1,r0 /* invalidate i-cache */
wdenk42d1f032003-10-15 23:53:47 +000092
93 mfspr r1,DBSR
94 mtspr DBSR,r1 /* Clear all valid bits */
95
Andy Fleming61a21e92007-08-14 01:34:21 -050096 /*
97 * Enable L1 Caches early
98 *
99 */
wdenk42d1f032003-10-15 23:53:47 +0000100
Kumar Gala82fd1f82009-03-19 02:53:01 -0500101#if defined(CONFIG_E500MC) && defined(CONFIG_SYS_CACHE_STASHING)
102 /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
103 li r2,(32 + 0)
104 mtspr L1CSR2,r2
105#endif
106
Kumar Gala33f57bd2010-03-26 15:14:43 -0500107 /* Enable/invalidate the I-Cache */
108 lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
109 ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
110 mtspr SPRN_L1CSR1,r2
1111:
112 mfspr r3,SPRN_L1CSR1
113 and. r1,r3,r2
114 bne 1b
115
116 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
117 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
118 mtspr SPRN_L1CSR1,r3
wdenk42d1f032003-10-15 23:53:47 +0000119 isync
Kumar Gala33f57bd2010-03-26 15:14:43 -05001202:
121 mfspr r3,SPRN_L1CSR1
122 andi. r1,r3,L1CSR1_ICE@l
123 beq 2b
124
125 /* Enable/invalidate the D-Cache */
126 lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
127 ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
128 mtspr SPRN_L1CSR0,r2
1291:
130 mfspr r3,SPRN_L1CSR0
131 and. r1,r3,r2
132 bne 1b
133
134 lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
135 ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
136 mtspr SPRN_L1CSR0,r3
Andy Fleming61a21e92007-08-14 01:34:21 -0500137 isync
Kumar Gala33f57bd2010-03-26 15:14:43 -05001382:
139 mfspr r3,SPRN_L1CSR0
140 andi. r1,r3,L1CSR0_DCE@l
141 beq 2b
wdenk42d1f032003-10-15 23:53:47 +0000142
143 /* Setup interrupt vectors */
Haiying Wang0635b092010-11-10 15:37:13 -0500144 lis r1,CONFIG_SYS_MONITOR_BASE@h
Andy Fleming61a21e92007-08-14 01:34:21 -0500145 mtspr IVPR,r1
wdenk42d1f032003-10-15 23:53:47 +0000146
wdenk343117b2005-05-13 22:49:36 +0000147 li r1,0x0100
wdenk42d1f032003-10-15 23:53:47 +0000148 mtspr IVOR0,r1 /* 0: Critical input */
wdenk343117b2005-05-13 22:49:36 +0000149 li r1,0x0200
wdenk42d1f032003-10-15 23:53:47 +0000150 mtspr IVOR1,r1 /* 1: Machine check */
wdenk343117b2005-05-13 22:49:36 +0000151 li r1,0x0300
wdenk42d1f032003-10-15 23:53:47 +0000152 mtspr IVOR2,r1 /* 2: Data storage */
wdenk343117b2005-05-13 22:49:36 +0000153 li r1,0x0400
wdenk42d1f032003-10-15 23:53:47 +0000154 mtspr IVOR3,r1 /* 3: Instruction storage */
155 li r1,0x0500
156 mtspr IVOR4,r1 /* 4: External interrupt */
157 li r1,0x0600
158 mtspr IVOR5,r1 /* 5: Alignment */
159 li r1,0x0700
160 mtspr IVOR6,r1 /* 6: Program check */
161 li r1,0x0800
162 mtspr IVOR7,r1 /* 7: floating point unavailable */
wdenk343117b2005-05-13 22:49:36 +0000163 li r1,0x0900
wdenk42d1f032003-10-15 23:53:47 +0000164 mtspr IVOR8,r1 /* 8: System call */
165 /* 9: Auxiliary processor unavailable(unsupported) */
wdenk343117b2005-05-13 22:49:36 +0000166 li r1,0x0a00
wdenk42d1f032003-10-15 23:53:47 +0000167 mtspr IVOR10,r1 /* 10: Decrementer */
wdenk343117b2005-05-13 22:49:36 +0000168 li r1,0x0b00
169 mtspr IVOR11,r1 /* 11: Interval timer */
170 li r1,0x0c00
Wolfgang Denk3e0bc442005-08-04 01:24:19 +0200171 mtspr IVOR12,r1 /* 12: Watchdog timer */
172 li r1,0x0d00
wdenk42d1f032003-10-15 23:53:47 +0000173 mtspr IVOR13,r1 /* 13: Data TLB error */
wdenk343117b2005-05-13 22:49:36 +0000174 li r1,0x0e00
wdenk42d1f032003-10-15 23:53:47 +0000175 mtspr IVOR14,r1 /* 14: Instruction TLB error */
wdenk343117b2005-05-13 22:49:36 +0000176 li r1,0x0f00
wdenk42d1f032003-10-15 23:53:47 +0000177 mtspr IVOR15,r1 /* 15: Debug */
178
wdenk42d1f032003-10-15 23:53:47 +0000179 /* Clear and set up some registers. */
Kumar Gala87163182008-01-16 22:38:34 -0600180 li r0,0x0000
wdenk42d1f032003-10-15 23:53:47 +0000181 lis r1,0xffff
182 mtspr DEC,r0 /* prevent dec exceptions */
183 mttbl r0 /* prevent fit & wdt exceptions */
184 mttbu r0
185 mtspr TSR,r1 /* clear all timer exception status */
186 mtspr TCR,r0 /* disable all */
187 mtspr ESR,r0 /* clear exception syndrome register */
188 mtspr MCSR,r0 /* machine check syndrome register */
189 mtxer r0 /* clear integer exception register */
wdenk42d1f032003-10-15 23:53:47 +0000190
Scott Wooddcc87dd2009-08-20 17:45:05 -0500191#ifdef CONFIG_SYS_BOOK3E_HV
192 mtspr MAS8,r0 /* make sure MAS8 is clear */
193#endif
194
wdenk42d1f032003-10-15 23:53:47 +0000195 /* Enable Time Base and Select Time Base Clock */
wdenk0ac6f8b2004-07-09 23:27:13 +0000196 lis r0,HID0_EMCP@h /* Enable machine check */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500197#if defined(CONFIG_ENABLE_36BIT_PHYS)
Kumar Gala87163182008-01-16 22:38:34 -0600198 ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500199#endif
Kumar Gala1b3e4042009-03-19 09:16:10 -0500200#ifndef CONFIG_E500MC
Kumar Gala87163182008-01-16 22:38:34 -0600201 ori r0,r0,HID0_TBEN@l /* Enable Timebase */
Kumar Gala1b3e4042009-03-19 09:16:10 -0500202#endif
wdenk42d1f032003-10-15 23:53:47 +0000203 mtspr HID0,r0
wdenk42d1f032003-10-15 23:53:47 +0000204
Kumar Gala0f060c32008-10-23 01:47:38 -0500205#ifndef CONFIG_E500MC
Andy Fleming61a21e92007-08-14 01:34:21 -0500206 li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
Sandeep Gopalpetff8473e2010-03-12 10:45:02 +0530207 mfspr r3,PVR
208 andi. r3,r3, 0xff
209 cmpwi r3,0x50@l /* if we are rev 5.0 or greater set MBDD */
210 blt 1f
211 /* Set MBDD bit also */
212 ori r0, r0, HID1_MBDD@l
2131:
wdenk42d1f032003-10-15 23:53:47 +0000214 mtspr HID1,r0
Kumar Gala0f060c32008-10-23 01:47:38 -0500215#endif
wdenk42d1f032003-10-15 23:53:47 +0000216
217 /* Enable Branch Prediction */
218#if defined(CONFIG_BTB)
Kumar Gala69bcf5b2010-03-29 13:50:31 -0500219 lis r0,BUCSR_ENABLE@h
220 ori r0,r0,BUCSR_ENABLE@l
221 mtspr SPRN_BUCSR,r0
wdenk42d1f032003-10-15 23:53:47 +0000222#endif
223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#if defined(CONFIG_SYS_INIT_DBCR)
wdenk42d1f032003-10-15 23:53:47 +0000225 lis r1,0xffff
226 ori r1,r1,0xffff
wdenk0ac6f8b2004-07-09 23:27:13 +0000227 mtspr DBSR,r1 /* Clear all status bits */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228 lis r0,CONFIG_SYS_INIT_DBCR@h /* DBCR0[IDM] must be set */
229 ori r0,r0,CONFIG_SYS_INIT_DBCR@l
wdenk0ac6f8b2004-07-09 23:27:13 +0000230 mtspr DBCR0,r0
wdenk42d1f032003-10-15 23:53:47 +0000231#endif
232
Haiying Wang22b6dbc2009-03-27 17:02:44 -0400233#ifdef CONFIG_MPC8569
234#define CONFIG_SYS_LBC_ADDR (CONFIG_SYS_CCSRBAR_DEFAULT + 0x5000)
235#define CONFIG_SYS_LBCR_ADDR (CONFIG_SYS_LBC_ADDR + 0xd0)
236
237 /* MPC8569 Rev.0 silcon needs to set bit 13 of LBCR to allow elBC to
238 * use address space which is more than 12bits, and it must be done in
239 * the 4K boot page. So we set this bit here.
240 */
241
242 /* create a temp mapping TLB0[0] for LBCR */
243 lis r6,FSL_BOOKE_MAS0(0, 0, 0)@h
244 ori r6,r6,FSL_BOOKE_MAS0(0, 0, 0)@l
245
246 lis r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@h
247 ori r7,r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@l
248
249 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@h
250 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@l
251
252 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
253 (MAS3_SX|MAS3_SW|MAS3_SR))@h
254 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
255 (MAS3_SX|MAS3_SW|MAS3_SR))@l
256
257 mtspr MAS0,r6
258 mtspr MAS1,r7
259 mtspr MAS2,r8
260 mtspr MAS3,r9
261 isync
262 msync
263 tlbwe
264
265 /* Set LBCR register */
266 lis r4,CONFIG_SYS_LBCR_ADDR@h
267 ori r4,r4,CONFIG_SYS_LBCR_ADDR@l
268
269 lis r5,CONFIG_SYS_LBC_LBCR@h
270 ori r5,r5,CONFIG_SYS_LBC_LBCR@l
271 stw r5,0(r4)
272 isync
273
274 /* invalidate this temp TLB */
275 lis r4,CONFIG_SYS_LBC_ADDR@h
276 ori r4,r4,CONFIG_SYS_LBC_ADDR@l
277 tlbivax 0,r4
278 isync
279
280#endif /* CONFIG_MPC8569 */
281
Kumar Gala87163182008-01-16 22:38:34 -0600282 lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h
283 ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
284
Mingkai Hu7da53352009-09-11 14:19:10 +0800285#ifndef CONFIG_SYS_RAMBOOT
286 /* create a temp mapping in AS=1 to the 4M boot window */
Dave Liuf51f07e2008-12-16 12:09:27 +0800287 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@h
288 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@l
Kumar Gala87163182008-01-16 22:38:34 -0600289
Haiying Wang0635b092010-11-10 15:37:13 -0500290 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE & 0xffc00000, (MAS2_I|MAS2_G))@h
291 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE & 0xffc00000, (MAS2_I|MAS2_G))@l
Kumar Gala87163182008-01-16 22:38:34 -0600292
Dave Liuf51f07e2008-12-16 12:09:27 +0800293 /* The 85xx has the default boot window 0xff800000 - 0xffffffff */
294 lis r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
295 ori r9,r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
Mingkai Hu7da53352009-09-11 14:19:10 +0800296#else
297 /*
Haiying Wang0635b092010-11-10 15:37:13 -0500298 * create a temp mapping in AS=1 to the 1M CONFIG_SYS_MONITOR_BASE space, the main
299 * image has been relocated to CONFIG_SYS_MONITOR_BASE on the second stage.
Mingkai Hu7da53352009-09-11 14:19:10 +0800300 */
301 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@h
302 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@l
303
Haiying Wang0635b092010-11-10 15:37:13 -0500304 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE, (MAS2_I|MAS2_G))@h
305 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE, (MAS2_I|MAS2_G))@l
Mingkai Hu7da53352009-09-11 14:19:10 +0800306
Haiying Wang0635b092010-11-10 15:37:13 -0500307 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_MONITOR_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
308 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_MONITOR_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
Mingkai Hu7da53352009-09-11 14:19:10 +0800309#endif
Kumar Gala87163182008-01-16 22:38:34 -0600310
311 mtspr MAS0,r6
312 mtspr MAS1,r7
313 mtspr MAS2,r8
314 mtspr MAS3,r9
315 isync
316 msync
317 tlbwe
318
319 /* create a temp mapping in AS=1 to the stack */
320 lis r6,FSL_BOOKE_MAS0(1, 14, 0)@h
321 ori r6,r6,FSL_BOOKE_MAS0(1, 14, 0)@l
322
323 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@h
324 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@l
325
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@h
327 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@l
Kumar Gala87163182008-01-16 22:38:34 -0600328
yorka3f18522010-07-02 22:25:57 +0000329#if defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) && \
330 defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH)
331 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW, 0,
332 (MAS3_SX|MAS3_SW|MAS3_SR))@h
333 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW, 0,
334 (MAS3_SX|MAS3_SW|MAS3_SR))@l
335 li r10,CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH
336 mtspr MAS7,r10
337#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
339 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
yorka3f18522010-07-02 22:25:57 +0000340#endif
Kumar Gala87163182008-01-16 22:38:34 -0600341
342 mtspr MAS0,r6
343 mtspr MAS1,r7
344 mtspr MAS2,r8
345 mtspr MAS3,r9
346 isync
347 msync
348 tlbwe
349
Scott Wood1b72dbe2009-08-20 17:44:20 -0500350 lis r6,MSR_IS|MSR_DS@h
351 ori r6,r6,MSR_IS|MSR_DS@l
Kumar Gala87163182008-01-16 22:38:34 -0600352 lis r7,switch_as@h
353 ori r7,r7,switch_as@l
354
355 mtspr SPRN_SRR0,r7
356 mtspr SPRN_SRR1,r6
357 rfi
358
359switch_as:
Andy Fleming61a21e92007-08-14 01:34:21 -0500360/* L1 DCache is used for initial RAM */
361
wdenk42d1f032003-10-15 23:53:47 +0000362 /* Allocate Initial RAM in data cache.
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
365 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
Kumar Galab009f3e2008-01-08 01:22:21 -0600366 mfspr r2, L1CFG0
367 andi. r2, r2, 0x1ff
368 /* cache size * 1024 / (2 * L1 line size) */
369 slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT)
wdenk343117b2005-05-13 22:49:36 +0000370 mtctr r2
Andy Fleming61a21e92007-08-14 01:34:21 -0500371 li r0,0
wdenk42d1f032003-10-15 23:53:47 +00003721:
Andy Fleming61a21e92007-08-14 01:34:21 -0500373 dcbz r0,r3
374 dcbtls 0,r0,r3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk343117b2005-05-13 22:49:36 +0000376 bdnz 1b
wdenk42d1f032003-10-15 23:53:47 +0000377
Kumar Gala3db0bef2007-08-07 18:07:27 -0500378 /* Jump out the last 4K page and continue to 'normal' start */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#ifdef CONFIG_SYS_RAMBOOT
Kumar Gala3db0bef2007-08-07 18:07:27 -0500380 b _start_cont
381#else
wdenk343117b2005-05-13 22:49:36 +0000382 /* Calculate absolute address in FLASH and jump there */
wdenk42d1f032003-10-15 23:53:47 +0000383 /*--------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384 lis r3,CONFIG_SYS_MONITOR_BASE@h
385 ori r3,r3,CONFIG_SYS_MONITOR_BASE@l
Kumar Gala3db0bef2007-08-07 18:07:27 -0500386 addi r3,r3,_start_cont - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +0000387 mtlr r3
urwithsughosh@gmail.com1e701e72007-09-24 13:36:01 -0400388 blr
Kumar Gala3db0bef2007-08-07 18:07:27 -0500389#endif
wdenk42d1f032003-10-15 23:53:47 +0000390
Kumar Gala3db0bef2007-08-07 18:07:27 -0500391 .text
392 .globl _start
393_start:
394 .long 0x27051956 /* U-BOOT Magic Number */
395 .globl version_string
396version_string:
Andreas Bießmann09c2e902011-07-18 20:24:04 +0200397 .ascii U_BOOT_VERSION_STRING, "\0"
Kumar Gala3db0bef2007-08-07 18:07:27 -0500398
399 .align 4
400 .globl _start_cont
401_start_cont:
wdenk42d1f032003-10-15 23:53:47 +0000402 /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403 lis r1,CONFIG_SYS_INIT_RAM_ADDR@h
404 ori r1,r1,CONFIG_SYS_INIT_SP_OFFSET@l
wdenk42d1f032003-10-15 23:53:47 +0000405
406 li r0,0
407 stwu r0,-4(r1)
408 stwu r0,-4(r1) /* Terminate call chain */
409
410 stwu r1,-8(r1) /* Save back chain and move SP */
411 lis r0,RESET_VECTOR@h /* Address of reset vector */
Andy Fleming61a21e92007-08-14 01:34:21 -0500412 ori r0,r0,RESET_VECTOR@l
wdenk42d1f032003-10-15 23:53:47 +0000413 stwu r1,-8(r1) /* Save back chain and move SP */
414 stw r0,+12(r1) /* Save return addr (underflow vect) */
415
416 GET_GOT
Kumar Gala87163182008-01-16 22:38:34 -0600417 bl cpu_init_early_f
418
419 /* switch back to AS = 0 */
420 lis r3,(MSR_CE|MSR_ME|MSR_DE)@h
421 ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
422 mtmsr r3
423 isync
424
wdenk42d1f032003-10-15 23:53:47 +0000425 bl cpu_init_f
wdenk42d1f032003-10-15 23:53:47 +0000426 bl board_init_f
wdenk0ac6f8b2004-07-09 23:27:13 +0000427 isync
wdenk42d1f032003-10-15 23:53:47 +0000428
Peter Tyser52ebd9c2010-09-14 19:13:53 -0500429 /* NOTREACHED - board_init_f() does not return */
430
Mingkai Hu7da53352009-09-11 14:19:10 +0800431#ifndef CONFIG_NAND_SPL
Andy Fleming61a21e92007-08-14 01:34:21 -0500432 . = EXC_OFF_SYS_RESET
wdenk42d1f032003-10-15 23:53:47 +0000433 .globl _start_of_vectors
434_start_of_vectors:
Andy Fleming61a21e92007-08-14 01:34:21 -0500435
wdenk42d1f032003-10-15 23:53:47 +0000436/* Critical input. */
Andy Fleming61a21e92007-08-14 01:34:21 -0500437 CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
438
439/* Machine check */
440 MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
wdenk42d1f032003-10-15 23:53:47 +0000441
442/* Data Storage exception. */
443 STD_EXCEPTION(0x0300, DataStorage, UnknownException)
444
445/* Instruction Storage exception. */
446 STD_EXCEPTION(0x0400, InstStorage, UnknownException)
447
448/* External Interrupt exception. */
Andy Fleming61a21e92007-08-14 01:34:21 -0500449 STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
wdenk42d1f032003-10-15 23:53:47 +0000450
451/* Alignment exception. */
452 . = 0x0600
453Alignment:
Rafal Jaworowski02032e82007-06-22 14:58:04 +0200454 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk42d1f032003-10-15 23:53:47 +0000455 mfspr r4,DAR
456 stw r4,_DAR(r21)
457 mfspr r5,DSISR
458 stw r5,_DSISR(r21)
459 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlundfc4e1882010-01-19 14:41:55 +0100460 EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
wdenk42d1f032003-10-15 23:53:47 +0000461
462/* Program check exception */
463 . = 0x0700
464ProgramCheck:
Rafal Jaworowski02032e82007-06-22 14:58:04 +0200465 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk42d1f032003-10-15 23:53:47 +0000466 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlundfc4e1882010-01-19 14:41:55 +0100467 EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
468 MSR_KERNEL, COPY_EE)
wdenk42d1f032003-10-15 23:53:47 +0000469
470 /* No FPU on MPC85xx. This exception is not supposed to happen.
471 */
472 STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000473
wdenk343117b2005-05-13 22:49:36 +0000474 . = 0x0900
wdenk42d1f032003-10-15 23:53:47 +0000475/*
476 * r0 - SYSCALL number
477 * r3-... arguments
478 */
479SystemCall:
Andy Fleming61a21e92007-08-14 01:34:21 -0500480 addis r11,r0,0 /* get functions table addr */
481 ori r11,r11,0 /* Note: this code is patched in trap_init */
482 addis r12,r0,0 /* get number of functions */
wdenk343117b2005-05-13 22:49:36 +0000483 ori r12,r12,0
wdenk42d1f032003-10-15 23:53:47 +0000484
Andy Fleming61a21e92007-08-14 01:34:21 -0500485 cmplw 0,r0,r12
wdenk343117b2005-05-13 22:49:36 +0000486 bge 1f
wdenk42d1f032003-10-15 23:53:47 +0000487
Andy Fleming61a21e92007-08-14 01:34:21 -0500488 rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */
wdenk343117b2005-05-13 22:49:36 +0000489 add r11,r11,r0
490 lwz r11,0(r11)
wdenk42d1f032003-10-15 23:53:47 +0000491
Andy Fleming61a21e92007-08-14 01:34:21 -0500492 li r20,0xd00-4 /* Get stack pointer */
wdenk343117b2005-05-13 22:49:36 +0000493 lwz r12,0(r20)
Andy Fleming61a21e92007-08-14 01:34:21 -0500494 subi r12,r12,12 /* Adjust stack pointer */
wdenk343117b2005-05-13 22:49:36 +0000495 li r0,0xc00+_end_back-SystemCall
Andy Fleming61a21e92007-08-14 01:34:21 -0500496 cmplw 0,r0,r12 /* Check stack overflow */
wdenk343117b2005-05-13 22:49:36 +0000497 bgt 1f
498 stw r12,0(r20)
wdenk42d1f032003-10-15 23:53:47 +0000499
wdenk343117b2005-05-13 22:49:36 +0000500 mflr r0
501 stw r0,0(r12)
502 mfspr r0,SRR0
503 stw r0,4(r12)
504 mfspr r0,SRR1
505 stw r0,8(r12)
wdenk42d1f032003-10-15 23:53:47 +0000506
wdenk343117b2005-05-13 22:49:36 +0000507 li r12,0xc00+_back-SystemCall
508 mtlr r12
509 mtspr SRR0,r11
wdenk42d1f032003-10-15 23:53:47 +0000510
wdenk343117b2005-05-13 22:49:36 +00005111: SYNC
wdenk42d1f032003-10-15 23:53:47 +0000512 rfi
513_back:
514
wdenk343117b2005-05-13 22:49:36 +0000515 mfmsr r11 /* Disable interrupts */
516 li r12,0
517 ori r12,r12,MSR_EE
518 andc r11,r11,r12
519 SYNC /* Some chip revs need this... */
520 mtmsr r11
wdenk42d1f032003-10-15 23:53:47 +0000521 SYNC
522
wdenk343117b2005-05-13 22:49:36 +0000523 li r12,0xd00-4 /* restore regs */
524 lwz r12,0(r12)
wdenk42d1f032003-10-15 23:53:47 +0000525
wdenk343117b2005-05-13 22:49:36 +0000526 lwz r11,0(r12)
527 mtlr r11
528 lwz r11,4(r12)
529 mtspr SRR0,r11
530 lwz r11,8(r12)
531 mtspr SRR1,r11
wdenk42d1f032003-10-15 23:53:47 +0000532
wdenk343117b2005-05-13 22:49:36 +0000533 addi r12,r12,12 /* Adjust stack pointer */
534 li r20,0xd00-4
535 stw r12,0(r20)
wdenk42d1f032003-10-15 23:53:47 +0000536
537 SYNC
538 rfi
539_end_back:
540
wdenk343117b2005-05-13 22:49:36 +0000541 STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
542 STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
543 STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000544
wdenk343117b2005-05-13 22:49:36 +0000545 STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
546 STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000547
wdenk343117b2005-05-13 22:49:36 +0000548 CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
wdenk42d1f032003-10-15 23:53:47 +0000549
wdenk343117b2005-05-13 22:49:36 +0000550 .globl _end_of_vectors
wdenk42d1f032003-10-15 23:53:47 +0000551_end_of_vectors:
552
553
Andy Fleming61a21e92007-08-14 01:34:21 -0500554 . = . + (0x100 - ( . & 0xff )) /* align for debug */
wdenk42d1f032003-10-15 23:53:47 +0000555
556/*
557 * This code finishes saving the registers to the exception frame
558 * and jumps to the appropriate handler for the exception.
559 * Register r21 is pointer into trap frame, r1 has new stack pointer.
560 */
561 .globl transfer_to_handler
562transfer_to_handler:
563 stw r22,_NIP(r21)
564 lis r22,MSR_POW@h
565 andc r23,r23,r22
566 stw r23,_MSR(r21)
567 SAVE_GPR(7, r21)
568 SAVE_4GPRS(8, r21)
569 SAVE_8GPRS(12, r21)
570 SAVE_8GPRS(24, r21)
571
572 mflr r23
573 andi. r24,r23,0x3f00 /* get vector offset */
574 stw r24,TRAP(r21)
575 li r22,0
576 stw r22,RESULT(r21)
577 mtspr SPRG2,r22 /* r1 is now kernel sp */
578
579 lwz r24,0(r23) /* virtual address of handler */
580 lwz r23,4(r23) /* where to go when done */
581 mtspr SRR0,r24
582 mtspr SRR1,r20
583 mtlr r23
584 SYNC
585 rfi /* jump to handler, enable MMU */
586
587int_return:
588 mfmsr r28 /* Disable interrupts */
589 li r4,0
590 ori r4,r4,MSR_EE
591 andc r28,r28,r4
592 SYNC /* Some chip revs need this... */
593 mtmsr r28
594 SYNC
595 lwz r2,_CTR(r1)
596 lwz r0,_LINK(r1)
597 mtctr r2
598 mtlr r0
599 lwz r2,_XER(r1)
600 lwz r0,_CCR(r1)
601 mtspr XER,r2
602 mtcrf 0xFF,r0
603 REST_10GPRS(3, r1)
604 REST_10GPRS(13, r1)
605 REST_8GPRS(23, r1)
606 REST_GPR(31, r1)
607 lwz r2,_NIP(r1) /* Restore environment */
608 lwz r0,_MSR(r1)
609 mtspr SRR0,r2
610 mtspr SRR1,r0
611 lwz r0,GPR0(r1)
612 lwz r2,GPR2(r1)
613 lwz r1,GPR1(r1)
614 SYNC
615 rfi
616
617crit_return:
618 mfmsr r28 /* Disable interrupts */
619 li r4,0
620 ori r4,r4,MSR_EE
621 andc r28,r28,r4
622 SYNC /* Some chip revs need this... */
623 mtmsr r28
624 SYNC
625 lwz r2,_CTR(r1)
626 lwz r0,_LINK(r1)
627 mtctr r2
628 mtlr r0
629 lwz r2,_XER(r1)
630 lwz r0,_CCR(r1)
631 mtspr XER,r2
632 mtcrf 0xFF,r0
633 REST_10GPRS(3, r1)
634 REST_10GPRS(13, r1)
635 REST_8GPRS(23, r1)
636 REST_GPR(31, r1)
637 lwz r2,_NIP(r1) /* Restore environment */
638 lwz r0,_MSR(r1)
Andy Fleming61a21e92007-08-14 01:34:21 -0500639 mtspr SPRN_CSRR0,r2
640 mtspr SPRN_CSRR1,r0
wdenk42d1f032003-10-15 23:53:47 +0000641 lwz r0,GPR0(r1)
642 lwz r2,GPR2(r1)
643 lwz r1,GPR1(r1)
644 SYNC
645 rfci
646
Andy Fleming61a21e92007-08-14 01:34:21 -0500647mck_return:
648 mfmsr r28 /* Disable interrupts */
649 li r4,0
650 ori r4,r4,MSR_EE
651 andc r28,r28,r4
652 SYNC /* Some chip revs need this... */
653 mtmsr r28
654 SYNC
655 lwz r2,_CTR(r1)
656 lwz r0,_LINK(r1)
657 mtctr r2
658 mtlr r0
659 lwz r2,_XER(r1)
660 lwz r0,_CCR(r1)
661 mtspr XER,r2
662 mtcrf 0xFF,r0
663 REST_10GPRS(3, r1)
664 REST_10GPRS(13, r1)
665 REST_8GPRS(23, r1)
666 REST_GPR(31, r1)
667 lwz r2,_NIP(r1) /* Restore environment */
668 lwz r0,_MSR(r1)
669 mtspr SPRN_MCSRR0,r2
670 mtspr SPRN_MCSRR1,r0
671 lwz r0,GPR0(r1)
672 lwz r2,GPR2(r1)
673 lwz r1,GPR1(r1)
674 SYNC
675 rfmci
676
wdenk42d1f032003-10-15 23:53:47 +0000677/* Cache functions.
678*/
Matthew McClintock0a9fe8e2011-05-23 08:38:53 +0000679.globl flush_icache
680flush_icache:
Kumar Gala54e091d2008-09-22 14:11:10 -0500681.globl invalidate_icache
wdenk42d1f032003-10-15 23:53:47 +0000682invalidate_icache:
683 mfspr r0,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500684 ori r0,r0,L1CSR1_ICFI
685 msync
686 isync
wdenk42d1f032003-10-15 23:53:47 +0000687 mtspr L1CSR1,r0
688 isync
Andy Fleming61a21e92007-08-14 01:34:21 -0500689 blr /* entire I cache */
wdenk42d1f032003-10-15 23:53:47 +0000690
Kumar Gala54e091d2008-09-22 14:11:10 -0500691.globl invalidate_dcache
wdenk42d1f032003-10-15 23:53:47 +0000692invalidate_dcache:
693 mfspr r0,L1CSR0
Andy Fleming61a21e92007-08-14 01:34:21 -0500694 ori r0,r0,L1CSR0_DCFI
wdenk42d1f032003-10-15 23:53:47 +0000695 msync
696 isync
697 mtspr L1CSR0,r0
698 isync
699 blr
700
701 .globl icache_enable
702icache_enable:
703 mflr r8
704 bl invalidate_icache
705 mtlr r8
706 isync
707 mfspr r4,L1CSR1
708 ori r4,r4,0x0001
709 oris r4,r4,0x0001
710 mtspr L1CSR1,r4
711 isync
712 blr
713
714 .globl icache_disable
715icache_disable:
716 mfspr r0,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500717 lis r3,0
718 ori r3,r3,L1CSR1_ICE
719 andc r0,r0,r3
wdenk42d1f032003-10-15 23:53:47 +0000720 mtspr L1CSR1,r0
721 isync
722 blr
723
724 .globl icache_status
725icache_status:
726 mfspr r3,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500727 andi. r3,r3,L1CSR1_ICE
wdenk42d1f032003-10-15 23:53:47 +0000728 blr
729
730 .globl dcache_enable
731dcache_enable:
732 mflr r8
733 bl invalidate_dcache
734 mtlr r8
735 isync
736 mfspr r0,L1CSR0
737 ori r0,r0,0x0001
738 oris r0,r0,0x0001
739 msync
740 isync
741 mtspr L1CSR0,r0
742 isync
743 blr
744
745 .globl dcache_disable
746dcache_disable:
Andy Fleming61a21e92007-08-14 01:34:21 -0500747 mfspr r3,L1CSR0
748 lis r4,0
749 ori r4,r4,L1CSR0_DCE
750 andc r3,r3,r4
Kumar Gala45a68132011-01-05 10:33:46 -0600751 mtspr L1CSR0,r3
wdenk42d1f032003-10-15 23:53:47 +0000752 isync
753 blr
754
755 .globl dcache_status
756dcache_status:
757 mfspr r3,L1CSR0
Andy Fleming61a21e92007-08-14 01:34:21 -0500758 andi. r3,r3,L1CSR0_DCE
wdenk42d1f032003-10-15 23:53:47 +0000759 blr
760
761 .globl get_pir
762get_pir:
Andy Fleming61a21e92007-08-14 01:34:21 -0500763 mfspr r3,PIR
wdenk42d1f032003-10-15 23:53:47 +0000764 blr
765
766 .globl get_pvr
767get_pvr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500768 mfspr r3,PVR
wdenk42d1f032003-10-15 23:53:47 +0000769 blr
770
wdenk97d80fc2004-06-09 00:34:46 +0000771 .globl get_svr
772get_svr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500773 mfspr r3,SVR
wdenk97d80fc2004-06-09 00:34:46 +0000774 blr
775
wdenk42d1f032003-10-15 23:53:47 +0000776 .globl wr_tcr
777wr_tcr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500778 mtspr TCR,r3
wdenk42d1f032003-10-15 23:53:47 +0000779 blr
780
781/*------------------------------------------------------------------------------- */
782/* Function: in8 */
783/* Description: Input 8 bits */
784/*------------------------------------------------------------------------------- */
785 .globl in8
786in8:
787 lbz r3,0x0000(r3)
788 blr
789
790/*------------------------------------------------------------------------------- */
791/* Function: out8 */
792/* Description: Output 8 bits */
793/*------------------------------------------------------------------------------- */
794 .globl out8
795out8:
796 stb r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500797 sync
wdenk42d1f032003-10-15 23:53:47 +0000798 blr
799
800/*------------------------------------------------------------------------------- */
801/* Function: out16 */
802/* Description: Output 16 bits */
803/*------------------------------------------------------------------------------- */
804 .globl out16
805out16:
806 sth r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500807 sync
wdenk42d1f032003-10-15 23:53:47 +0000808 blr
809
810/*------------------------------------------------------------------------------- */
811/* Function: out16r */
812/* Description: Byte reverse and output 16 bits */
813/*------------------------------------------------------------------------------- */
814 .globl out16r
815out16r:
816 sthbrx r4,r0,r3
Ed Swarthout1487adb2007-09-26 16:35:54 -0500817 sync
wdenk42d1f032003-10-15 23:53:47 +0000818 blr
819
820/*------------------------------------------------------------------------------- */
821/* Function: out32 */
822/* Description: Output 32 bits */
823/*------------------------------------------------------------------------------- */
824 .globl out32
825out32:
826 stw r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500827 sync
wdenk42d1f032003-10-15 23:53:47 +0000828 blr
829
830/*------------------------------------------------------------------------------- */
831/* Function: out32r */
832/* Description: Byte reverse and output 32 bits */
833/*------------------------------------------------------------------------------- */
834 .globl out32r
835out32r:
836 stwbrx r4,r0,r3
Ed Swarthout1487adb2007-09-26 16:35:54 -0500837 sync
wdenk42d1f032003-10-15 23:53:47 +0000838 blr
839
840/*------------------------------------------------------------------------------- */
841/* Function: in16 */
842/* Description: Input 16 bits */
843/*------------------------------------------------------------------------------- */
844 .globl in16
845in16:
846 lhz r3,0x0000(r3)
847 blr
848
849/*------------------------------------------------------------------------------- */
850/* Function: in16r */
851/* Description: Input 16 bits and byte reverse */
852/*------------------------------------------------------------------------------- */
853 .globl in16r
854in16r:
855 lhbrx r3,r0,r3
856 blr
857
858/*------------------------------------------------------------------------------- */
859/* Function: in32 */
860/* Description: Input 32 bits */
861/*------------------------------------------------------------------------------- */
862 .globl in32
863in32:
864 lwz 3,0x0000(3)
865 blr
866
867/*------------------------------------------------------------------------------- */
868/* Function: in32r */
869/* Description: Input 32 bits and byte reverse */
870/*------------------------------------------------------------------------------- */
871 .globl in32r
872in32r:
873 lwbrx r3,r0,r3
874 blr
Mingkai Hu7da53352009-09-11 14:19:10 +0800875#endif /* !CONFIG_NAND_SPL */
wdenk42d1f032003-10-15 23:53:47 +0000876
wdenk42d1f032003-10-15 23:53:47 +0000877/*------------------------------------------------------------------------------*/
878
879/*
Kumar Galad30f9042009-09-11 11:27:00 -0500880 * void write_tlb(mas0, mas1, mas2, mas3, mas7)
881 */
882 .globl write_tlb
883write_tlb:
884 mtspr MAS0,r3
885 mtspr MAS1,r4
886 mtspr MAS2,r5
887 mtspr MAS3,r6
888#ifdef CONFIG_ENABLE_36BIT_PHYS
889 mtspr MAS7,r7
890#endif
891 li r3,0
892#ifdef CONFIG_SYS_BOOK3E_HV
893 mtspr MAS8,r3
894#endif
895 isync
896 tlbwe
897 msync
898 isync
899 blr
900
901/*
wdenk42d1f032003-10-15 23:53:47 +0000902 * void relocate_code (addr_sp, gd, addr_moni)
903 *
904 * This "function" does not return, instead it continues in RAM
905 * after relocating the monitor code.
906 *
907 * r3 = dest
908 * r4 = src
909 * r5 = length in bytes
910 * r6 = cachelinesize
911 */
912 .globl relocate_code
913relocate_code:
Andy Fleming61a21e92007-08-14 01:34:21 -0500914 mr r1,r3 /* Set new stack pointer */
915 mr r9,r4 /* Save copy of Init Data pointer */
916 mr r10,r5 /* Save copy of Destination Address */
wdenk42d1f032003-10-15 23:53:47 +0000917
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +0100918 GET_GOT
Andy Fleming61a21e92007-08-14 01:34:21 -0500919 mr r3,r5 /* Destination Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200920 lis r4,CONFIG_SYS_MONITOR_BASE@h /* Source Address */
921 ori r4,r4,CONFIG_SYS_MONITOR_BASE@l
wdenk42d1f032003-10-15 23:53:47 +0000922 lwz r5,GOT(__init_end)
923 sub r5,r5,r4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200924 li r6,CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
wdenk42d1f032003-10-15 23:53:47 +0000925
926 /*
927 * Fix GOT pointer:
928 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200929 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
wdenk42d1f032003-10-15 23:53:47 +0000930 *
931 * Offset:
932 */
Andy Fleming61a21e92007-08-14 01:34:21 -0500933 sub r15,r10,r4
wdenk42d1f032003-10-15 23:53:47 +0000934
935 /* First our own GOT */
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +0100936 add r12,r12,r15
wdenk42d1f032003-10-15 23:53:47 +0000937 /* the the one used by the C code */
Andy Fleming61a21e92007-08-14 01:34:21 -0500938 add r30,r30,r15
wdenk42d1f032003-10-15 23:53:47 +0000939
940 /*
941 * Now relocate code
942 */
943
944 cmplw cr1,r3,r4
945 addi r0,r5,3
946 srwi. r0,r0,2
947 beq cr1,4f /* In place copy is not necessary */
948 beq 7f /* Protect against 0 count */
949 mtctr r0
950 bge cr1,2f
951
952 la r8,-4(r4)
953 la r7,-4(r3)
9541: lwzu r0,4(r8)
955 stwu r0,4(r7)
956 bdnz 1b
957 b 4f
958
9592: slwi r0,r0,2
960 add r8,r4,r0
961 add r7,r3,r0
9623: lwzu r0,-4(r8)
963 stwu r0,-4(r7)
964 bdnz 3b
965
966/*
967 * Now flush the cache: note that we must start from a cache aligned
968 * address. Otherwise we might miss one cache line.
969 */
9704: cmpwi r6,0
971 add r5,r3,r5
972 beq 7f /* Always flush prefetch queue in any case */
973 subi r0,r6,1
974 andc r3,r3,r0
975 mr r4,r3
9765: dcbst 0,r4
977 add r4,r4,r6
978 cmplw r4,r5
979 blt 5b
980 sync /* Wait for all dcbst to complete on bus */
981 mr r4,r3
9826: icbi 0,r4
983 add r4,r4,r6
984 cmplw r4,r5
985 blt 6b
9867: sync /* Wait for all icbi to complete on bus */
987 isync
988
Wolfgang Denk7d314992005-10-05 00:00:54 +0200989 /*
990 * Re-point the IVPR at RAM
991 */
992 mtspr IVPR,r10
Wolfgang Denk99b0d282005-10-05 00:19:34 +0200993
wdenk42d1f032003-10-15 23:53:47 +0000994/*
995 * We are done. Do not return, instead branch to second part of board
996 * initialization, now running from RAM.
997 */
998
Andy Fleming61a21e92007-08-14 01:34:21 -0500999 addi r0,r10,in_ram - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +00001000 mtlr r0
1001 blr /* NEVER RETURNS! */
Andy Fleming61a21e92007-08-14 01:34:21 -05001002 .globl in_ram
wdenk42d1f032003-10-15 23:53:47 +00001003in_ram:
1004
1005 /*
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +01001006 * Relocation Function, r12 point to got2+0x8000
wdenk42d1f032003-10-15 23:53:47 +00001007 *
1008 * Adjust got2 pointers, no need to check for 0, this code
1009 * already puts a few entries in the table.
1010 */
1011 li r0,__got2_entries@sectoff@l
1012 la r3,GOT(_GOT2_TABLE_)
1013 lwz r11,GOT(_GOT2_TABLE_)
1014 mtctr r0
1015 sub r11,r3,r11
1016 addi r3,r3,-4
10171: lwzu r0,4(r3)
Joakim Tjernlundafc3ba02009-10-08 02:03:51 +02001018 cmpwi r0,0
1019 beq- 2f
wdenk42d1f032003-10-15 23:53:47 +00001020 add r0,r0,r11
1021 stw r0,0(r3)
Joakim Tjernlundafc3ba02009-10-08 02:03:51 +020010222: bdnz 1b
wdenk42d1f032003-10-15 23:53:47 +00001023
1024 /*
1025 * Now adjust the fixups and the pointers to the fixups
1026 * in case we need to move ourselves again.
1027 */
Joakim Tjernlundafc3ba02009-10-08 02:03:51 +02001028 li r0,__fixup_entries@sectoff@l
wdenk42d1f032003-10-15 23:53:47 +00001029 lwz r3,GOT(_FIXUP_TABLE_)
1030 cmpwi r0,0
1031 mtctr r0
1032 addi r3,r3,-4
1033 beq 4f
10343: lwzu r4,4(r3)
1035 lwzux r0,r4,r11
Joakim Tjernlundd1e0b102010-10-14 11:51:44 +02001036 cmpwi r0,0
wdenk42d1f032003-10-15 23:53:47 +00001037 add r0,r0,r11
Joakim Tjernlund34bbf612010-11-04 19:02:00 +01001038 stw r4,0(r3)
Joakim Tjernlundd1e0b102010-10-14 11:51:44 +02001039 beq- 5f
wdenk42d1f032003-10-15 23:53:47 +00001040 stw r0,0(r4)
Joakim Tjernlundd1e0b102010-10-14 11:51:44 +020010415: bdnz 3b
wdenk42d1f032003-10-15 23:53:47 +000010424:
1043clear_bss:
1044 /*
1045 * Now clear BSS segment
1046 */
1047 lwz r3,GOT(__bss_start)
Po-Yu Chuang44c6e652011-03-01 22:59:59 +00001048 lwz r4,GOT(__bss_end__)
wdenk42d1f032003-10-15 23:53:47 +00001049
Andy Fleming61a21e92007-08-14 01:34:21 -05001050 cmplw 0,r3,r4
wdenk42d1f032003-10-15 23:53:47 +00001051 beq 6f
1052
Andy Fleming61a21e92007-08-14 01:34:21 -05001053 li r0,0
wdenk42d1f032003-10-15 23:53:47 +000010545:
Andy Fleming61a21e92007-08-14 01:34:21 -05001055 stw r0,0(r3)
1056 addi r3,r3,4
1057 cmplw 0,r3,r4
wdenk42d1f032003-10-15 23:53:47 +00001058 bne 5b
10596:
1060
Andy Fleming61a21e92007-08-14 01:34:21 -05001061 mr r3,r9 /* Init Data pointer */
1062 mr r4,r10 /* Destination Address */
wdenk42d1f032003-10-15 23:53:47 +00001063 bl board_init_r
1064
Mingkai Hu7da53352009-09-11 14:19:10 +08001065#ifndef CONFIG_NAND_SPL
wdenk42d1f032003-10-15 23:53:47 +00001066 /*
1067 * Copy exception vector code to low memory
1068 *
1069 * r3: dest_addr
1070 * r7: source address, r8: end address, r9: target address
1071 */
wdenk343117b2005-05-13 22:49:36 +00001072 .globl trap_init
wdenk42d1f032003-10-15 23:53:47 +00001073trap_init:
Joakim Tjernlund0f8aa152010-01-19 14:41:56 +01001074 mflr r4 /* save link register */
1075 GET_GOT
Andy Fleming61a21e92007-08-14 01:34:21 -05001076 lwz r7,GOT(_start_of_vectors)
1077 lwz r8,GOT(_end_of_vectors)
wdenk42d1f032003-10-15 23:53:47 +00001078
Andy Fleming61a21e92007-08-14 01:34:21 -05001079 li r9,0x100 /* reset vector always at 0x100 */
wdenk42d1f032003-10-15 23:53:47 +00001080
Andy Fleming61a21e92007-08-14 01:34:21 -05001081 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001082 bgelr /* return if r7>=r8 - just in case */
wdenk42d1f032003-10-15 23:53:47 +000010831:
Andy Fleming61a21e92007-08-14 01:34:21 -05001084 lwz r0,0(r7)
1085 stw r0,0(r9)
1086 addi r7,r7,4
1087 addi r9,r9,4
1088 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001089 bne 1b
wdenk42d1f032003-10-15 23:53:47 +00001090
1091 /*
1092 * relocate `hdlr' and `int_return' entries
1093 */
Andy Fleming61a21e92007-08-14 01:34:21 -05001094 li r7,.L_CriticalInput - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001095 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001096 li r7,.L_MachineCheck - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001097 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001098 li r7,.L_DataStorage - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001099 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001100 li r7,.L_InstStorage - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001101 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001102 li r7,.L_ExtInterrupt - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001103 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001104 li r7,.L_Alignment - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001105 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001106 li r7,.L_ProgramCheck - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001107 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001108 li r7,.L_FPUnavailable - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001109 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001110 li r7,.L_Decrementer - _start + _START_OFFSET
1111 bl trap_reloc
1112 li r7,.L_IntervalTimer - _start + _START_OFFSET
1113 li r8,_end_of_vectors - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +000011142:
wdenk343117b2005-05-13 22:49:36 +00001115 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001116 addi r7,r7,0x100 /* next exception vector */
1117 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001118 blt 2b
wdenk42d1f032003-10-15 23:53:47 +00001119
wdenk343117b2005-05-13 22:49:36 +00001120 lis r7,0x0
Andy Fleming61a21e92007-08-14 01:34:21 -05001121 mtspr IVPR,r7
wdenk42d1f032003-10-15 23:53:47 +00001122
wdenk343117b2005-05-13 22:49:36 +00001123 mtlr r4 /* restore link register */
wdenk42d1f032003-10-15 23:53:47 +00001124 blr
1125
wdenk42d1f032003-10-15 23:53:47 +00001126.globl unlock_ram_in_cache
1127unlock_ram_in_cache:
1128 /* invalidate the INIT_RAM section */
Kumar Galaa38a5b62008-10-23 01:47:37 -05001129 lis r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h
1130 ori r3,r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l
Kumar Galab009f3e2008-01-08 01:22:21 -06001131 mfspr r4,L1CFG0
1132 andi. r4,r4,0x1ff
1133 slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
Andy Fleming61a21e92007-08-14 01:34:21 -05001134 mtctr r4
Kumar Gala2b22fa42008-02-27 16:30:47 -060011351: dcbi r0,r3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001136 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk42d1f032003-10-15 23:53:47 +00001137 bdnz 1b
Kumar Gala2b22fa42008-02-27 16:30:47 -06001138 sync
Andy Fleming21fae8b2008-02-27 14:29:58 -06001139
1140 /* Invalidate the TLB entries for the cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001141 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
1142 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
Andy Fleming21fae8b2008-02-27 14:29:58 -06001143 tlbivax 0,r3
1144 addi r3,r3,0x1000
1145 tlbivax 0,r3
1146 addi r3,r3,0x1000
1147 tlbivax 0,r3
1148 addi r3,r3,0x1000
1149 tlbivax 0,r3
wdenk42d1f032003-10-15 23:53:47 +00001150 isync
1151 blr
Kumar Gala54e091d2008-09-22 14:11:10 -05001152
1153.globl flush_dcache
1154flush_dcache:
1155 mfspr r3,SPRN_L1CFG0
1156
1157 rlwinm r5,r3,9,3 /* Extract cache block size */
1158 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1159 * are currently defined.
1160 */
1161 li r4,32
1162 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1163 * log2(number of ways)
1164 */
1165 slw r5,r4,r5 /* r5 = cache block size */
1166
1167 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1168 mulli r7,r7,13 /* An 8-way cache will require 13
1169 * loads per set.
1170 */
1171 slw r7,r7,r6
1172
1173 /* save off HID0 and set DCFA */
1174 mfspr r8,SPRN_HID0
1175 ori r9,r8,HID0_DCFA@l
1176 mtspr SPRN_HID0,r9
1177 isync
1178
1179 lis r4,0
1180 mtctr r7
1181
11821: lwz r3,0(r4) /* Load... */
1183 add r4,r4,r5
1184 bdnz 1b
1185
1186 msync
1187 lis r4,0
1188 mtctr r7
1189
11901: dcbf 0,r4 /* ...and flush. */
1191 add r4,r4,r5
1192 bdnz 1b
1193
1194 /* restore HID0 */
1195 mtspr SPRN_HID0,r8
1196 isync
1197
1198 blr
Kumar Gala26f4cdba2009-08-14 13:37:54 -05001199
1200.globl setup_ivors
1201setup_ivors:
1202
1203#include "fixed_ivor.S"
1204 blr
Mingkai Hu7da53352009-09-11 14:19:10 +08001205#endif /* !CONFIG_NAND_SPL */