blob: 4596f552b3519e33e0311d8ad3c5c99776fe4094 [file] [log] [blame]
Dinh Nguyen3da42852015-06-02 22:52:49 -05001/*
2 * Copyright Altera Corporation (C) 2012-2015
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/sdram.h>
Marek Vasut04372fb2015-07-18 02:46:56 +020010#include <errno.h>
Dinh Nguyen3da42852015-06-02 22:52:49 -050011#include "sequencer.h"
Marek Vasut9c76df52015-08-02 16:55:45 +020012
13/*
14 * FIXME: This path is temporary until the SDRAM driver gets
15 * a proper thorough cleanup.
16 */
17#include "../../../board/altera/socfpga/qts/sequencer_auto.h"
Marek Vasut9c76df52015-08-02 16:55:45 +020018#include "../../../board/altera/socfpga/qts/sequencer_defines.h"
Dinh Nguyen3da42852015-06-02 22:52:49 -050019
Dinh Nguyen3da42852015-06-02 22:52:49 -050020static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
Marek Vasut6afb4fe2015-07-12 18:46:52 +020021 (struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
Dinh Nguyen3da42852015-06-02 22:52:49 -050022
23static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
Marek Vasut6afb4fe2015-07-12 18:46:52 +020024 (struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
Dinh Nguyen3da42852015-06-02 22:52:49 -050025
26static struct socfpga_sdr_reg_file *sdr_reg_file =
Marek Vasuta1c654a2015-07-12 18:31:05 +020027 (struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050028
29static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
Marek Vasute79025a2015-07-12 18:42:34 +020030 (struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
Dinh Nguyen3da42852015-06-02 22:52:49 -050031
32static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
Marek Vasut1bc6f142015-07-12 18:54:37 +020033 (struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050034
35static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
Marek Vasut1bc6f142015-07-12 18:54:37 +020036 (struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
Dinh Nguyen3da42852015-06-02 22:52:49 -050037
38static struct socfpga_data_mgr *data_mgr =
Marek Vasutc4815f72015-07-12 19:03:33 +020039 (struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050040
Marek Vasut6cb9f162015-07-12 20:49:39 +020041static struct socfpga_sdr_ctrl *sdr_ctrl =
42 (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
43
Marek Vasutd718a262015-08-02 18:12:08 +020044const struct socfpga_sdram_rw_mgr_config *rwcfg;
Marek Vasut10c14262015-08-02 19:00:23 +020045const struct socfpga_sdram_io_config *iocfg;
Marek Vasutd718a262015-08-02 18:12:08 +020046
Dinh Nguyen3da42852015-06-02 22:52:49 -050047#define DELTA_D 1
Dinh Nguyen3da42852015-06-02 22:52:49 -050048
49/*
50 * In order to reduce ROM size, most of the selectable calibration steps are
51 * decided at compile time based on the user's calibration mode selection,
52 * as captured by the STATIC_CALIB_STEPS selection below.
53 *
54 * However, to support simulation-time selection of fast simulation mode, where
55 * we skip everything except the bare minimum, we need a few of the steps to
56 * be dynamic. In those cases, we either use the DYNAMIC_CALIB_STEPS for the
57 * check, which is based on the rtl-supplied value, or we dynamically compute
58 * the value to use based on the dynamically-chosen calibration mode
59 */
60
61#define DLEVEL 0
62#define STATIC_IN_RTL_SIM 0
63#define STATIC_SKIP_DELAY_LOOPS 0
64
65#define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
66 STATIC_SKIP_DELAY_LOOPS)
67
68/* calibration steps requested by the rtl */
69uint16_t dyn_calib_steps;
70
71/*
72 * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
73 * instead of static, we use boolean logic to select between
74 * non-skip and skip values
75 *
76 * The mask is set to include all bits when not-skipping, but is
77 * zero when skipping
78 */
79
80uint16_t skip_delay_mask; /* mask off bits when skipping/not-skipping */
81
82#define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
83 ((non_skip_value) & skip_delay_mask)
84
85struct gbl_type *gbl;
86struct param_type *param;
Dinh Nguyen3da42852015-06-02 22:52:49 -050087
Dinh Nguyen3da42852015-06-02 22:52:49 -050088static void set_failing_group_stage(uint32_t group, uint32_t stage,
89 uint32_t substage)
90{
91 /*
92 * Only set the global stage if there was not been any other
93 * failing group
94 */
95 if (gbl->error_stage == CAL_STAGE_NIL) {
96 gbl->error_substage = substage;
97 gbl->error_stage = stage;
98 gbl->error_group = group;
99 }
100}
101
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200102static void reg_file_set_group(u16 set_group)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500103{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200104 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500105}
106
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200107static void reg_file_set_stage(u8 set_stage)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500108{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200109 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500110}
111
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200112static void reg_file_set_sub_stage(u8 set_sub_stage)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500113{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200114 set_sub_stage &= 0xff;
115 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500116}
117
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200118/**
119 * phy_mgr_initialize() - Initialize PHY Manager
120 *
121 * Initialize PHY Manager.
122 */
Marek Vasut9fa9c902015-07-17 01:12:07 +0200123static void phy_mgr_initialize(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500124{
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200125 u32 ratio;
126
Dinh Nguyen3da42852015-06-02 22:52:49 -0500127 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200128 /* Calibration has control over path to memory */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500129 /*
130 * In Hard PHY this is a 2-bit control:
131 * 0: AFI Mux Select
132 * 1: DDIO Mux Select
133 */
Marek Vasut1273dd92015-07-12 21:05:08 +0200134 writel(0x3, &phy_mgr_cfg->mux_sel);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500135
136 /* USER memory clock is not stable we begin initialization */
Marek Vasut1273dd92015-07-12 21:05:08 +0200137 writel(0, &phy_mgr_cfg->reset_mem_stbl);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500138
139 /* USER calibration status all set to zero */
Marek Vasut1273dd92015-07-12 21:05:08 +0200140 writel(0, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500141
Marek Vasut1273dd92015-07-12 21:05:08 +0200142 writel(0, &phy_mgr_cfg->cal_debug_info);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500143
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200144 /* Init params only if we do NOT skip calibration. */
145 if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
146 return;
147
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200148 ratio = rwcfg->mem_dq_per_read_dqs /
149 rwcfg->mem_virtual_groups_per_read_dqs;
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200150 param->read_correct_mask_vg = (1 << ratio) - 1;
151 param->write_correct_mask_vg = (1 << ratio) - 1;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200152 param->read_correct_mask = (1 << rwcfg->mem_dq_per_read_dqs) - 1;
153 param->write_correct_mask = (1 << rwcfg->mem_dq_per_write_dqs) - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500154}
155
Marek Vasut080bf642015-07-20 08:15:57 +0200156/**
157 * set_rank_and_odt_mask() - Set Rank and ODT mask
158 * @rank: Rank mask
159 * @odt_mode: ODT mode, OFF or READ_WRITE
160 *
161 * Set Rank and ODT mask (On-Die Termination).
162 */
Marek Vasutb2dfd102015-07-20 08:03:11 +0200163static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500164{
Marek Vasutb2dfd102015-07-20 08:03:11 +0200165 u32 odt_mask_0 = 0;
166 u32 odt_mask_1 = 0;
167 u32 cs_and_odt_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500168
Marek Vasutb2dfd102015-07-20 08:03:11 +0200169 if (odt_mode == RW_MGR_ODT_MODE_OFF) {
170 odt_mask_0 = 0x0;
171 odt_mask_1 = 0x0;
172 } else { /* RW_MGR_ODT_MODE_READ_WRITE */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200173 switch (rwcfg->mem_number_of_ranks) {
Marek Vasut287cdf62015-07-20 08:09:05 +0200174 case 1: /* 1 Rank */
175 /* Read: ODT = 0 ; Write: ODT = 1 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500176 odt_mask_0 = 0x0;
177 odt_mask_1 = 0x1;
Marek Vasut287cdf62015-07-20 08:09:05 +0200178 break;
179 case 2: /* 2 Ranks */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200180 if (rwcfg->mem_number_of_cs_per_dimm == 1) {
Marek Vasut080bf642015-07-20 08:15:57 +0200181 /*
182 * - Dual-Slot , Single-Rank (1 CS per DIMM)
183 * OR
184 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
185 *
186 * Since MEM_NUMBER_OF_RANKS is 2, they
187 * are both single rank with 2 CS each
188 * (special for RDIMM).
189 *
Dinh Nguyen3da42852015-06-02 22:52:49 -0500190 * Read: Turn on ODT on the opposite rank
191 * Write: Turn on ODT on all ranks
192 */
193 odt_mask_0 = 0x3 & ~(1 << rank);
194 odt_mask_1 = 0x3;
195 } else {
196 /*
Marek Vasut080bf642015-07-20 08:15:57 +0200197 * - Single-Slot , Dual-Rank (2 CS per DIMM)
198 *
199 * Read: Turn on ODT off on all ranks
200 * Write: Turn on ODT on active rank
Dinh Nguyen3da42852015-06-02 22:52:49 -0500201 */
202 odt_mask_0 = 0x0;
203 odt_mask_1 = 0x3 & (1 << rank);
204 }
Marek Vasut287cdf62015-07-20 08:09:05 +0200205 break;
206 case 4: /* 4 Ranks */
207 /* Read:
Dinh Nguyen3da42852015-06-02 22:52:49 -0500208 * ----------+-----------------------+
Dinh Nguyen3da42852015-06-02 22:52:49 -0500209 * | ODT |
210 * Read From +-----------------------+
211 * Rank | 3 | 2 | 1 | 0 |
212 * ----------+-----+-----+-----+-----+
213 * 0 | 0 | 1 | 0 | 0 |
214 * 1 | 1 | 0 | 0 | 0 |
215 * 2 | 0 | 0 | 0 | 1 |
216 * 3 | 0 | 0 | 1 | 0 |
217 * ----------+-----+-----+-----+-----+
218 *
219 * Write:
220 * ----------+-----------------------+
Dinh Nguyen3da42852015-06-02 22:52:49 -0500221 * | ODT |
222 * Write To +-----------------------+
223 * Rank | 3 | 2 | 1 | 0 |
224 * ----------+-----+-----+-----+-----+
225 * 0 | 0 | 1 | 0 | 1 |
226 * 1 | 1 | 0 | 1 | 0 |
227 * 2 | 0 | 1 | 0 | 1 |
228 * 3 | 1 | 0 | 1 | 0 |
229 * ----------+-----+-----+-----+-----+
230 */
231 switch (rank) {
232 case 0:
233 odt_mask_0 = 0x4;
234 odt_mask_1 = 0x5;
235 break;
236 case 1:
237 odt_mask_0 = 0x8;
238 odt_mask_1 = 0xA;
239 break;
240 case 2:
241 odt_mask_0 = 0x1;
242 odt_mask_1 = 0x5;
243 break;
244 case 3:
245 odt_mask_0 = 0x2;
246 odt_mask_1 = 0xA;
247 break;
248 }
Marek Vasut287cdf62015-07-20 08:09:05 +0200249 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500250 }
Dinh Nguyen3da42852015-06-02 22:52:49 -0500251 }
252
Marek Vasutb2dfd102015-07-20 08:03:11 +0200253 cs_and_odt_mask = (0xFF & ~(1 << rank)) |
254 ((0xFF & odt_mask_0) << 8) |
255 ((0xFF & odt_mask_1) << 16);
Marek Vasut1273dd92015-07-12 21:05:08 +0200256 writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
257 RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500258}
259
Marek Vasutc76976d2015-07-12 22:28:33 +0200260/**
261 * scc_mgr_set() - Set SCC Manager register
262 * @off: Base offset in SCC Manager space
263 * @grp: Read/Write group
264 * @val: Value to be set
265 *
266 * This function sets the SCC Manager (Scan Chain Control Manager) register.
267 */
268static void scc_mgr_set(u32 off, u32 grp, u32 val)
269{
270 writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
271}
272
Marek Vasute893f4d2015-07-20 07:16:42 +0200273/**
274 * scc_mgr_initialize() - Initialize SCC Manager registers
275 *
276 * Initialize SCC Manager registers.
277 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500278static void scc_mgr_initialize(void)
279{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500280 /*
Marek Vasute893f4d2015-07-20 07:16:42 +0200281 * Clear register file for HPS. 16 (2^4) is the size of the
282 * full register file in the scc mgr:
283 * RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
284 * MEM_IF_READ_DQS_WIDTH - 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500285 */
Marek Vasutc76976d2015-07-12 22:28:33 +0200286 int i;
Marek Vasute893f4d2015-07-20 07:16:42 +0200287
Dinh Nguyen3da42852015-06-02 22:52:49 -0500288 for (i = 0; i < 16; i++) {
Marek Vasut7ac40d22015-06-26 18:56:54 +0200289 debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -0500290 __func__, __LINE__, i);
Marek Vasutc76976d2015-07-12 22:28:33 +0200291 scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500292 }
293}
294
Marek Vasut5ff825b2015-07-12 22:11:55 +0200295static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
296{
Marek Vasutc76976d2015-07-12 22:28:33 +0200297 scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200298}
299
300static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500301{
Marek Vasutc76976d2015-07-12 22:28:33 +0200302 scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500303}
304
Dinh Nguyen3da42852015-06-02 22:52:49 -0500305static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
306{
Marek Vasutc76976d2015-07-12 22:28:33 +0200307 scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500308}
309
Marek Vasut5ff825b2015-07-12 22:11:55 +0200310static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
311{
Marek Vasutc76976d2015-07-12 22:28:33 +0200312 scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200313}
314
Marek Vasut32675242015-07-17 06:07:13 +0200315static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200316{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200317 scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, rwcfg->mem_dq_per_write_dqs,
Marek Vasutc76976d2015-07-12 22:28:33 +0200318 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200319}
320
321static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
322{
Marek Vasutc76976d2015-07-12 22:28:33 +0200323 scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200324}
325
326static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
327{
Marek Vasutc76976d2015-07-12 22:28:33 +0200328 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200329}
330
Marek Vasut32675242015-07-17 06:07:13 +0200331static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200332{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200333 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, rwcfg->mem_dq_per_write_dqs,
Marek Vasutc76976d2015-07-12 22:28:33 +0200334 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200335}
336
337static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
338{
Marek Vasutc76976d2015-07-12 22:28:33 +0200339 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200340 rwcfg->mem_dq_per_write_dqs + 1 + dm,
Marek Vasutc76976d2015-07-12 22:28:33 +0200341 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200342}
343
344/* load up dqs config settings */
345static void scc_mgr_load_dqs(uint32_t dqs)
346{
347 writel(dqs, &sdr_scc_mgr->dqs_ena);
348}
349
350/* load up dqs io config settings */
351static void scc_mgr_load_dqs_io(void)
352{
353 writel(0, &sdr_scc_mgr->dqs_io_ena);
354}
355
356/* load up dq config settings */
357static void scc_mgr_load_dq(uint32_t dq_in_group)
358{
359 writel(dq_in_group, &sdr_scc_mgr->dq_ena);
360}
361
362/* load up dm config settings */
363static void scc_mgr_load_dm(uint32_t dm)
364{
365 writel(dm, &sdr_scc_mgr->dm_ena);
366}
367
Marek Vasut0b69b802015-07-12 23:25:21 +0200368/**
369 * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
370 * @off: Base offset in SCC Manager space
371 * @grp: Read/Write group
372 * @val: Value to be set
373 * @update: If non-zero, trigger SCC Manager update for all ranks
374 *
375 * This function sets the SCC Manager (Scan Chain Control Manager) register
376 * and optionally triggers the SCC update for all ranks.
377 */
378static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
379 const int update)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500380{
Marek Vasut0b69b802015-07-12 23:25:21 +0200381 u32 r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500382
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200383 for (r = 0; r < rwcfg->mem_number_of_ranks;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500384 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut0b69b802015-07-12 23:25:21 +0200385 scc_mgr_set(off, grp, val);
Marek Vasut162d60e2015-07-12 23:14:33 +0200386
Marek Vasut0b69b802015-07-12 23:25:21 +0200387 if (update || (r == 0)) {
388 writel(grp, &sdr_scc_mgr->dqs_ena);
Marek Vasut1273dd92015-07-12 21:05:08 +0200389 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500390 }
391 }
392}
393
Marek Vasut0b69b802015-07-12 23:25:21 +0200394static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
395{
396 /*
397 * USER although the h/w doesn't support different phases per
398 * shadow register, for simplicity our scc manager modeling
399 * keeps different phase settings per shadow reg, and it's
400 * important for us to keep them in sync to match h/w.
401 * for efficiency, the scan chain update should occur only
402 * once to sr0.
403 */
404 scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
405 read_group, phase, 0);
406}
407
Dinh Nguyen3da42852015-06-02 22:52:49 -0500408static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
409 uint32_t phase)
410{
Marek Vasut0b69b802015-07-12 23:25:21 +0200411 /*
412 * USER although the h/w doesn't support different phases per
413 * shadow register, for simplicity our scc manager modeling
414 * keeps different phase settings per shadow reg, and it's
415 * important for us to keep them in sync to match h/w.
416 * for efficiency, the scan chain update should occur only
417 * once to sr0.
418 */
419 scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
420 write_group, phase, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500421}
422
Dinh Nguyen3da42852015-06-02 22:52:49 -0500423static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
424 uint32_t delay)
425{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500426 /*
427 * In shadow register mode, the T11 settings are stored in
428 * registers in the core, which are updated by the DQS_ENA
429 * signals. Not issuing the SCC_MGR_UPD command allows us to
430 * save lots of rank switching overhead, by calling
431 * select_shadow_regs_for_update with update_scan_chains
432 * set to 0.
433 */
Marek Vasut0b69b802015-07-12 23:25:21 +0200434 scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
435 read_group, delay, 1);
Marek Vasut1273dd92015-07-12 21:05:08 +0200436 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500437}
438
Marek Vasut5be355c2015-07-12 23:39:06 +0200439/**
440 * scc_mgr_set_oct_out1_delay() - Set OCT output delay
441 * @write_group: Write group
442 * @delay: Delay value
443 *
444 * This function sets the OCT output delay in SCC manager.
445 */
446static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500447{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200448 const int ratio = rwcfg->mem_if_read_dqs_width /
449 rwcfg->mem_if_write_dqs_width;
Marek Vasut5be355c2015-07-12 23:39:06 +0200450 const int base = write_group * ratio;
451 int i;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500452 /*
453 * Load the setting in the SCC manager
454 * Although OCT affects only write data, the OCT delay is controlled
455 * by the DQS logic block which is instantiated once per read group.
456 * For protocols where a write group consists of multiple read groups,
457 * the setting must be set multiple times.
458 */
Marek Vasut5be355c2015-07-12 23:39:06 +0200459 for (i = 0; i < ratio; i++)
460 scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500461}
462
Marek Vasut37a37ca2015-07-19 01:32:55 +0200463/**
464 * scc_mgr_set_hhp_extras() - Set HHP extras.
465 *
466 * Load the fixed setting in the SCC manager HHP extras.
467 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500468static void scc_mgr_set_hhp_extras(void)
469{
470 /*
471 * Load the fixed setting in the SCC manager
Marek Vasut37a37ca2015-07-19 01:32:55 +0200472 * bits: 0:0 = 1'b1 - DQS bypass
473 * bits: 1:1 = 1'b1 - DQ bypass
474 * bits: 4:2 = 3'b001 - rfifo_mode
475 * bits: 6:5 = 2'b01 - rfifo clock_select
476 * bits: 7:7 = 1'b0 - separate gating from ungating setting
477 * bits: 8:8 = 1'b0 - separate OE from Output delay setting
Dinh Nguyen3da42852015-06-02 22:52:49 -0500478 */
Marek Vasut37a37ca2015-07-19 01:32:55 +0200479 const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
480 (1 << 2) | (1 << 1) | (1 << 0);
481 const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
482 SCC_MGR_HHP_GLOBALS_OFFSET |
483 SCC_MGR_HHP_EXTRAS_OFFSET;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500484
Marek Vasut37a37ca2015-07-19 01:32:55 +0200485 debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
486 __func__, __LINE__);
487 writel(value, addr);
488 debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
489 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500490}
491
Marek Vasutf42af352015-07-20 04:41:53 +0200492/**
493 * scc_mgr_zero_all() - Zero all DQS config
494 *
495 * Zero all DQS config.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500496 */
497static void scc_mgr_zero_all(void)
498{
Marek Vasutf42af352015-07-20 04:41:53 +0200499 int i, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500500
501 /*
502 * USER Zero all DQS config settings, across all groups and all
503 * shadow registers
504 */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200505 for (r = 0; r < rwcfg->mem_number_of_ranks;
Marek Vasutf42af352015-07-20 04:41:53 +0200506 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200507 for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
Dinh Nguyen3da42852015-06-02 22:52:49 -0500508 /*
509 * The phases actually don't exist on a per-rank basis,
510 * but there's no harm updating them several times, so
511 * let's keep the code simple.
512 */
Marek Vasut160695d2015-08-02 19:10:58 +0200513 scc_mgr_set_dqs_bus_in_delay(i, iocfg->dqs_in_reserve);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500514 scc_mgr_set_dqs_en_phase(i, 0);
515 scc_mgr_set_dqs_en_delay(i, 0);
516 }
517
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200518 for (i = 0; i < rwcfg->mem_if_write_dqs_width; i++) {
Dinh Nguyen3da42852015-06-02 22:52:49 -0500519 scc_mgr_set_dqdqs_output_phase(i, 0);
Marek Vasutf42af352015-07-20 04:41:53 +0200520 /* Arria V/Cyclone V don't have out2. */
Marek Vasut160695d2015-08-02 19:10:58 +0200521 scc_mgr_set_oct_out1_delay(i, iocfg->dqs_out_reserve);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500522 }
523 }
524
Marek Vasutf42af352015-07-20 04:41:53 +0200525 /* Multicast to all DQS group enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200526 writel(0xff, &sdr_scc_mgr->dqs_ena);
527 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500528}
529
Marek Vasutc5c5f532015-07-17 02:06:20 +0200530/**
531 * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
532 * @write_group: Write group
533 *
534 * Set bypass mode and trigger SCC update.
535 */
536static void scc_set_bypass_mode(const u32 write_group)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500537{
Marek Vasutc5c5f532015-07-17 02:06:20 +0200538 /* Multicast to all DQ enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200539 writel(0xff, &sdr_scc_mgr->dq_ena);
540 writel(0xff, &sdr_scc_mgr->dm_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500541
Marek Vasutc5c5f532015-07-17 02:06:20 +0200542 /* Update current DQS IO enable. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200543 writel(0, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500544
Marek Vasutc5c5f532015-07-17 02:06:20 +0200545 /* Update the DQS logic. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200546 writel(write_group, &sdr_scc_mgr->dqs_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500547
Marek Vasutc5c5f532015-07-17 02:06:20 +0200548 /* Hit update. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200549 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500550}
551
Marek Vasut5e837892015-07-13 00:30:09 +0200552/**
553 * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
554 * @write_group: Write group
555 *
556 * Load DQS settings for Write Group, do not trigger SCC update.
557 */
558static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200559{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200560 const int ratio = rwcfg->mem_if_read_dqs_width /
561 rwcfg->mem_if_write_dqs_width;
Marek Vasut5e837892015-07-13 00:30:09 +0200562 const int base = write_group * ratio;
563 int i;
Marek Vasut5ff825b2015-07-12 22:11:55 +0200564 /*
Marek Vasut5e837892015-07-13 00:30:09 +0200565 * Load the setting in the SCC manager
Marek Vasut5ff825b2015-07-12 22:11:55 +0200566 * Although OCT affects only write data, the OCT delay is controlled
567 * by the DQS logic block which is instantiated once per read group.
568 * For protocols where a write group consists of multiple read groups,
Marek Vasut5e837892015-07-13 00:30:09 +0200569 * the setting must be set multiple times.
Marek Vasut5ff825b2015-07-12 22:11:55 +0200570 */
Marek Vasut5e837892015-07-13 00:30:09 +0200571 for (i = 0; i < ratio; i++)
572 writel(base + i, &sdr_scc_mgr->dqs_ena);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200573}
574
Marek Vasutd41ea932015-07-20 08:41:04 +0200575/**
576 * scc_mgr_zero_group() - Zero all configs for a group
577 *
578 * Zero DQ, DM, DQS and OCT configs for a group.
579 */
580static void scc_mgr_zero_group(const u32 write_group, const int out_only)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500581{
Marek Vasutd41ea932015-07-20 08:41:04 +0200582 int i, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500583
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200584 for (r = 0; r < rwcfg->mem_number_of_ranks;
Marek Vasutd41ea932015-07-20 08:41:04 +0200585 r += NUM_RANKS_PER_SHADOW_REG) {
586 /* Zero all DQ config settings. */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200587 for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200588 scc_mgr_set_dq_out1_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500589 if (!out_only)
Marek Vasut07aee5b2015-07-12 22:07:33 +0200590 scc_mgr_set_dq_in_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500591 }
592
Marek Vasutd41ea932015-07-20 08:41:04 +0200593 /* Multicast to all DQ enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200594 writel(0xff, &sdr_scc_mgr->dq_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500595
Marek Vasutd41ea932015-07-20 08:41:04 +0200596 /* Zero all DM config settings. */
597 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
Marek Vasut07aee5b2015-07-12 22:07:33 +0200598 scc_mgr_set_dm_out1_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500599
Marek Vasutd41ea932015-07-20 08:41:04 +0200600 /* Multicast to all DM enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200601 writel(0xff, &sdr_scc_mgr->dm_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500602
Marek Vasutd41ea932015-07-20 08:41:04 +0200603 /* Zero all DQS IO settings. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500604 if (!out_only)
Marek Vasut32675242015-07-17 06:07:13 +0200605 scc_mgr_set_dqs_io_in_delay(0);
Marek Vasutd41ea932015-07-20 08:41:04 +0200606
607 /* Arria V/Cyclone V don't have out2. */
Marek Vasut160695d2015-08-02 19:10:58 +0200608 scc_mgr_set_dqs_out1_delay(iocfg->dqs_out_reserve);
609 scc_mgr_set_oct_out1_delay(write_group, iocfg->dqs_out_reserve);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500610 scc_mgr_load_dqs_for_write_group(write_group);
611
Marek Vasutd41ea932015-07-20 08:41:04 +0200612 /* Multicast to all DQS IO enables (only 1 in total). */
Marek Vasut1273dd92015-07-12 21:05:08 +0200613 writel(0, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500614
Marek Vasutd41ea932015-07-20 08:41:04 +0200615 /* Hit update to zero everything. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200616 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500617 }
618}
619
Dinh Nguyen3da42852015-06-02 22:52:49 -0500620/*
621 * apply and load a particular input delay for the DQ pins in a group
622 * group_bgn is the index of the first dq pin (in the write group)
623 */
Marek Vasut32675242015-07-17 06:07:13 +0200624static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500625{
626 uint32_t i, p;
627
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200628 for (i = 0, p = group_bgn; i < rwcfg->mem_dq_per_read_dqs; i++, p++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200629 scc_mgr_set_dq_in_delay(p, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500630 scc_mgr_load_dq(p);
631 }
632}
633
Marek Vasut300c2e62015-07-17 05:42:49 +0200634/**
635 * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
636 * @delay: Delay value
637 *
638 * Apply and load a particular output delay for the DQ pins in a group.
639 */
640static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500641{
Marek Vasut300c2e62015-07-17 05:42:49 +0200642 int i;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500643
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200644 for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
Marek Vasut300c2e62015-07-17 05:42:49 +0200645 scc_mgr_set_dq_out1_delay(i, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500646 scc_mgr_load_dq(i);
647 }
648}
649
650/* apply and load a particular output delay for the DM pins in a group */
Marek Vasut32675242015-07-17 06:07:13 +0200651static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500652{
653 uint32_t i;
654
655 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200656 scc_mgr_set_dm_out1_delay(i, delay1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500657 scc_mgr_load_dm(i);
658 }
659}
660
661
662/* apply and load delay on both DQS and OCT out1 */
663static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
664 uint32_t delay)
665{
Marek Vasut32675242015-07-17 06:07:13 +0200666 scc_mgr_set_dqs_out1_delay(delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500667 scc_mgr_load_dqs_io();
668
669 scc_mgr_set_oct_out1_delay(write_group, delay);
670 scc_mgr_load_dqs_for_write_group(write_group);
671}
672
Marek Vasut5cb1b502015-07-17 05:33:28 +0200673/**
674 * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
675 * @write_group: Write group
676 * @delay: Delay value
677 *
678 * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
679 */
Marek Vasut8eccde32015-07-17 05:30:14 +0200680static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
Marek Vasut8eccde32015-07-17 05:30:14 +0200681 const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500682{
Marek Vasut8eccde32015-07-17 05:30:14 +0200683 u32 i, new_delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500684
Marek Vasut8eccde32015-07-17 05:30:14 +0200685 /* DQ shift */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200686 for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500687 scc_mgr_load_dq(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500688
Marek Vasut8eccde32015-07-17 05:30:14 +0200689 /* DM shift */
690 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500691 scc_mgr_load_dm(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500692
Marek Vasut5cb1b502015-07-17 05:33:28 +0200693 /* DQS shift */
694 new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
Marek Vasut160695d2015-08-02 19:10:58 +0200695 if (new_delay > iocfg->io_out2_delay_max) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200696 debug_cond(DLEVEL == 1,
697 "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
698 __func__, __LINE__, write_group, delay, new_delay,
Marek Vasut160695d2015-08-02 19:10:58 +0200699 iocfg->io_out2_delay_max,
700 new_delay - iocfg->io_out2_delay_max);
701 new_delay -= iocfg->io_out2_delay_max;
Marek Vasut5cb1b502015-07-17 05:33:28 +0200702 scc_mgr_set_dqs_out1_delay(new_delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500703 }
704
705 scc_mgr_load_dqs_io();
706
Marek Vasut5cb1b502015-07-17 05:33:28 +0200707 /* OCT shift */
708 new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
Marek Vasut160695d2015-08-02 19:10:58 +0200709 if (new_delay > iocfg->io_out2_delay_max) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200710 debug_cond(DLEVEL == 1,
711 "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
712 __func__, __LINE__, write_group, delay,
Marek Vasut160695d2015-08-02 19:10:58 +0200713 new_delay, iocfg->io_out2_delay_max,
714 new_delay - iocfg->io_out2_delay_max);
715 new_delay -= iocfg->io_out2_delay_max;
Marek Vasut5cb1b502015-07-17 05:33:28 +0200716 scc_mgr_set_oct_out1_delay(write_group, new_delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500717 }
718
719 scc_mgr_load_dqs_for_write_group(write_group);
720}
721
Marek Vasutf51a7d32015-07-19 02:18:21 +0200722/**
723 * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
724 * @write_group: Write group
725 * @delay: Delay value
726 *
727 * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500728 */
Marek Vasutf51a7d32015-07-19 02:18:21 +0200729static void
730scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
731 const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500732{
Marek Vasutf51a7d32015-07-19 02:18:21 +0200733 int r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500734
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200735 for (r = 0; r < rwcfg->mem_number_of_ranks;
Marek Vasutf51a7d32015-07-19 02:18:21 +0200736 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200737 scc_mgr_apply_group_all_out_delay_add(write_group, delay);
Marek Vasut1273dd92015-07-12 21:05:08 +0200738 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500739 }
740}
741
Marek Vasutf936f942015-07-26 11:07:19 +0200742/**
743 * set_jump_as_return() - Return instruction optimization
744 *
745 * Optimization used to recover some slots in ddr3 inst_rom could be
746 * applied to other protocols if we wanted to
747 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500748static void set_jump_as_return(void)
749{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500750 /*
Marek Vasutf936f942015-07-26 11:07:19 +0200751 * To save space, we replace return with jump to special shared
Dinh Nguyen3da42852015-06-02 22:52:49 -0500752 * RETURN instruction so we set the counter to large value so that
Marek Vasutf936f942015-07-26 11:07:19 +0200753 * we always jump.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500754 */
Marek Vasut1273dd92015-07-12 21:05:08 +0200755 writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200756 writel(rwcfg->rreturn, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500757}
758
Marek Vasut3de96222015-07-26 11:46:04 +0200759/**
760 * delay_for_n_mem_clocks() - Delay for N memory clocks
761 * @clocks: Length of the delay
762 *
763 * Delay for N memory clocks.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500764 */
Marek Vasut90a584b2015-07-26 11:11:28 +0200765static void delay_for_n_mem_clocks(const u32 clocks)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500766{
Marek Vasut90a584b2015-07-26 11:11:28 +0200767 u32 afi_clocks;
Marek Vasut6a39be62015-07-26 11:42:53 +0200768 u16 c_loop;
769 u8 inner;
770 u8 outer;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500771
772 debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
773
Marek Vasutcbcaf462015-07-26 11:34:09 +0200774 /* Scale (rounding up) to get afi clocks. */
Marek Vasut90a584b2015-07-26 11:11:28 +0200775 afi_clocks = DIV_ROUND_UP(clocks, AFI_RATE_RATIO);
Marek Vasutcbcaf462015-07-26 11:34:09 +0200776 if (afi_clocks) /* Temporary underflow protection */
777 afi_clocks--;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500778
779 /*
Marek Vasut90a584b2015-07-26 11:11:28 +0200780 * Note, we don't bother accounting for being off a little
781 * bit because of a few extra instructions in outer loops.
782 * Note, the loops have a test at the end, and do the test
783 * before the decrement, and so always perform the loop
Dinh Nguyen3da42852015-06-02 22:52:49 -0500784 * 1 time more than the counter value
785 */
Marek Vasut6a39be62015-07-26 11:42:53 +0200786 c_loop = afi_clocks >> 16;
787 outer = c_loop ? 0xff : (afi_clocks >> 8);
788 inner = outer ? 0xff : afi_clocks;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500789
790 /*
791 * rom instructions are structured as follows:
792 *
793 * IDLE_LOOP2: jnz cntr0, TARGET_A
794 * IDLE_LOOP1: jnz cntr1, TARGET_B
795 * return
796 *
797 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
798 * TARGET_B is set to IDLE_LOOP2 as well
799 *
800 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
801 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
802 *
803 * a little confusing, but it helps save precious space in the inst_rom
804 * and sequencer rom and keeps the delays more accurate and reduces
805 * overhead
806 */
Marek Vasutcbcaf462015-07-26 11:34:09 +0200807 if (afi_clocks < 0x100) {
Marek Vasut1273dd92015-07-12 21:05:08 +0200808 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
809 &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500810
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200811 writel(rwcfg->idle_loop1,
Marek Vasut1273dd92015-07-12 21:05:08 +0200812 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500813
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200814 writel(rwcfg->idle_loop1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
Marek Vasut1273dd92015-07-12 21:05:08 +0200815 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500816 } else {
Marek Vasut1273dd92015-07-12 21:05:08 +0200817 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
818 &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500819
Marek Vasut1273dd92015-07-12 21:05:08 +0200820 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
821 &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500822
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200823 writel(rwcfg->idle_loop2,
Marek Vasut1273dd92015-07-12 21:05:08 +0200824 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500825
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200826 writel(rwcfg->idle_loop2,
Marek Vasut1273dd92015-07-12 21:05:08 +0200827 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500828
Marek Vasut0c1b81b2015-07-26 11:44:54 +0200829 do {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200830 writel(rwcfg->idle_loop2,
Marek Vasut0c1b81b2015-07-26 11:44:54 +0200831 SDR_PHYGRP_RWMGRGRP_ADDRESS |
832 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
833 } while (c_loop-- != 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500834 }
835 debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
836}
837
Marek Vasut944fe712015-07-13 00:44:30 +0200838/**
839 * rw_mgr_mem_init_load_regs() - Load instruction registers
840 * @cntr0: Counter 0 value
841 * @cntr1: Counter 1 value
842 * @cntr2: Counter 2 value
843 * @jump: Jump instruction value
844 *
845 * Load instruction registers.
846 */
847static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
848{
849 uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
850 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
851
852 /* Load counters */
853 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
854 &sdr_rw_load_mgr_regs->load_cntr0);
855 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
856 &sdr_rw_load_mgr_regs->load_cntr1);
857 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
858 &sdr_rw_load_mgr_regs->load_cntr2);
859
860 /* Load jump address */
861 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
862 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
863 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
864
865 /* Execute count instruction */
866 writel(jump, grpaddr);
867}
868
Marek Vasutecd23342015-07-13 00:51:05 +0200869/**
870 * rw_mgr_mem_load_user() - Load user calibration values
871 * @fin1: Final instruction 1
872 * @fin2: Final instruction 2
873 * @precharge: If 1, precharge the banks at the end
874 *
875 * Load user calibration values and optionally precharge the banks.
876 */
877static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
878 const int precharge)
879{
880 u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
881 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
882 u32 r;
883
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200884 for (r = 0; r < rwcfg->mem_number_of_ranks; r++) {
Marek Vasutecd23342015-07-13 00:51:05 +0200885 /* set rank */
886 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
887
888 /* precharge all banks ... */
889 if (precharge)
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200890 writel(rwcfg->precharge_all, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200891
892 /*
893 * USER Use Mirror-ed commands for odd ranks if address
894 * mirrorring is on
895 */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200896 if ((rwcfg->mem_address_mirroring >> r) & 0x1) {
Marek Vasutecd23342015-07-13 00:51:05 +0200897 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200898 writel(rwcfg->mrs2_mirr, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200899 delay_for_n_mem_clocks(4);
900 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200901 writel(rwcfg->mrs3_mirr, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200902 delay_for_n_mem_clocks(4);
903 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200904 writel(rwcfg->mrs1_mirr, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200905 delay_for_n_mem_clocks(4);
906 set_jump_as_return();
907 writel(fin1, grpaddr);
908 } else {
909 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200910 writel(rwcfg->mrs2, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200911 delay_for_n_mem_clocks(4);
912 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200913 writel(rwcfg->mrs3, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200914 delay_for_n_mem_clocks(4);
915 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200916 writel(rwcfg->mrs1, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200917 set_jump_as_return();
918 writel(fin2, grpaddr);
919 }
920
921 if (precharge)
922 continue;
923
924 set_jump_as_return();
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200925 writel(rwcfg->zqcl, grpaddr);
Marek Vasutecd23342015-07-13 00:51:05 +0200926
927 /* tZQinit = tDLLK = 512 ck cycles */
928 delay_for_n_mem_clocks(512);
929 }
930}
931
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200932/**
933 * rw_mgr_mem_initialize() - Initialize RW Manager
934 *
935 * Initialize RW Manager.
936 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500937static void rw_mgr_mem_initialize(void)
938{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500939 debug("%s:%d\n", __func__, __LINE__);
940
941 /* The reset / cke part of initialization is broadcasted to all ranks */
Marek Vasut1273dd92015-07-12 21:05:08 +0200942 writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
943 RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500944
945 /*
946 * Here's how you load register for a loop
947 * Counters are located @ 0x800
948 * Jump address are located @ 0xC00
949 * For both, registers 0 to 3 are selected using bits 3 and 2, like
950 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
951 * I know this ain't pretty, but Avalon bus throws away the 2 least
952 * significant bits
953 */
954
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200955 /* Start with memory RESET activated */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500956
957 /* tINIT = 200us */
958
959 /*
960 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
961 * If a and b are the number of iteration in 2 nested loops
962 * it takes the following number of cycles to complete the operation:
963 * number_of_cycles = ((2 + n) * a + 2) * b
964 * where n is the number of instruction in the inner loop
965 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
966 * b = 6A
967 */
Marek Vasut944fe712015-07-13 00:44:30 +0200968 rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
969 SEQ_TINIT_CNTR2_VAL,
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200970 rwcfg->init_reset_0_cke_0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500971
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200972 /* Indicate that memory is stable. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200973 writel(1, &phy_mgr_cfg->reset_mem_stbl);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500974
975 /*
976 * transition the RESET to high
977 * Wait for 500us
978 */
979
980 /*
981 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
982 * If a and b are the number of iteration in 2 nested loops
983 * it takes the following number of cycles to complete the operation
984 * number_of_cycles = ((2 + n) * a + 2) * b
985 * where n is the number of instruction in the inner loop
986 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
987 * b = FF
988 */
Marek Vasut944fe712015-07-13 00:44:30 +0200989 rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
990 SEQ_TRESET_CNTR2_VAL,
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200991 rwcfg->init_reset_1_cke_0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500992
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200993 /* Bring up clock enable. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500994
995 /* tXRP < 250 ck cycles */
996 delay_for_n_mem_clocks(250);
997
Marek Vasut1fa0c8c2015-08-02 18:44:06 +0200998 rw_mgr_mem_load_user(rwcfg->mrs0_dll_reset_mirr, rwcfg->mrs0_dll_reset,
Marek Vasutecd23342015-07-13 00:51:05 +0200999 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001000}
1001
Marek Vasutf1f22f72015-07-26 10:59:19 +02001002/**
1003 * rw_mgr_mem_handoff() - Hand off the memory to user
1004 *
1005 * At the end of calibration we have to program the user settings in
1006 * and hand off the memory to the user.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001007 */
1008static void rw_mgr_mem_handoff(void)
1009{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001010 rw_mgr_mem_load_user(rwcfg->mrs0_user_mirr, rwcfg->mrs0_user, 1);
Marek Vasutecd23342015-07-13 00:51:05 +02001011 /*
Marek Vasutf1f22f72015-07-26 10:59:19 +02001012 * Need to wait tMOD (12CK or 15ns) time before issuing other
1013 * commands, but we will have plenty of NIOS cycles before actual
1014 * handoff so its okay.
Marek Vasutecd23342015-07-13 00:51:05 +02001015 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001016}
1017
Marek Vasut8371c2e2015-07-21 06:00:36 +02001018/**
1019 * rw_mgr_mem_calibrate_write_test_issue() - Issue write test command
1020 * @group: Write Group
1021 * @use_dm: Use DM
1022 *
1023 * Issue write test command. Two variants are provided, one that just tests
1024 * a write pattern and another that tests datamask functionality.
Marek Vasutad64769c2015-07-21 05:43:37 +02001025 */
Marek Vasut8371c2e2015-07-21 06:00:36 +02001026static void rw_mgr_mem_calibrate_write_test_issue(u32 group,
1027 u32 test_dm)
Marek Vasutad64769c2015-07-21 05:43:37 +02001028{
Marek Vasut8371c2e2015-07-21 06:00:36 +02001029 const u32 quick_write_mode =
1030 (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES) &&
1031 ENABLE_SUPER_QUICK_CALIBRATION;
1032 u32 mcc_instruction;
1033 u32 rw_wl_nop_cycles;
Marek Vasutad64769c2015-07-21 05:43:37 +02001034
1035 /*
1036 * Set counter and jump addresses for the right
1037 * number of NOP cycles.
1038 * The number of supported NOP cycles can range from -1 to infinity
1039 * Three different cases are handled:
1040 *
1041 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
1042 * mechanism will be used to insert the right number of NOPs
1043 *
1044 * 2. For a number of NOP cycles equals to 0, the micro-instruction
1045 * issuing the write command will jump straight to the
1046 * micro-instruction that turns on DQS (for DDRx), or outputs write
1047 * data (for RLD), skipping
1048 * the NOP micro-instruction all together
1049 *
1050 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
1051 * turned on in the same micro-instruction that issues the write
1052 * command. Then we need
1053 * to directly jump to the micro-instruction that sends out the data
1054 *
1055 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
1056 * (2 and 3). One jump-counter (0) is used to perform multiple
1057 * write-read operations.
1058 * one counter left to issue this command in "multiple-group" mode
1059 */
1060
1061 rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
1062
1063 if (rw_wl_nop_cycles == -1) {
1064 /*
1065 * CNTR 2 - We want to execute the special write operation that
1066 * turns on DQS right away and then skip directly to the
1067 * instruction that sends out the data. We set the counter to a
1068 * large number so that the jump is always taken.
1069 */
1070 writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1071
1072 /* CNTR 3 - Not used */
1073 if (test_dm) {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001074 mcc_instruction = rwcfg->lfsr_wr_rd_dm_bank_0_wl_1;
1075 writel(rwcfg->lfsr_wr_rd_dm_bank_0_data,
Marek Vasutad64769c2015-07-21 05:43:37 +02001076 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001077 writel(rwcfg->lfsr_wr_rd_dm_bank_0_nop,
Marek Vasutad64769c2015-07-21 05:43:37 +02001078 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1079 } else {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001080 mcc_instruction = rwcfg->lfsr_wr_rd_bank_0_wl_1;
1081 writel(rwcfg->lfsr_wr_rd_bank_0_data,
Marek Vasutad64769c2015-07-21 05:43:37 +02001082 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001083 writel(rwcfg->lfsr_wr_rd_bank_0_nop,
Marek Vasutad64769c2015-07-21 05:43:37 +02001084 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1085 }
1086 } else if (rw_wl_nop_cycles == 0) {
1087 /*
1088 * CNTR 2 - We want to skip the NOP operation and go straight
1089 * to the DQS enable instruction. We set the counter to a large
1090 * number so that the jump is always taken.
1091 */
1092 writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1093
1094 /* CNTR 3 - Not used */
1095 if (test_dm) {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001096 mcc_instruction = rwcfg->lfsr_wr_rd_dm_bank_0;
1097 writel(rwcfg->lfsr_wr_rd_dm_bank_0_dqs,
Marek Vasutad64769c2015-07-21 05:43:37 +02001098 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1099 } else {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001100 mcc_instruction = rwcfg->lfsr_wr_rd_bank_0;
1101 writel(rwcfg->lfsr_wr_rd_bank_0_dqs,
Marek Vasutad64769c2015-07-21 05:43:37 +02001102 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1103 }
1104 } else {
1105 /*
1106 * CNTR 2 - In this case we want to execute the next instruction
1107 * and NOT take the jump. So we set the counter to 0. The jump
1108 * address doesn't count.
1109 */
1110 writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
1111 writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1112
1113 /*
1114 * CNTR 3 - Set the nop counter to the number of cycles we
1115 * need to loop for, minus 1.
1116 */
1117 writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
1118 if (test_dm) {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001119 mcc_instruction = rwcfg->lfsr_wr_rd_dm_bank_0;
1120 writel(rwcfg->lfsr_wr_rd_dm_bank_0_nop,
Marek Vasutad64769c2015-07-21 05:43:37 +02001121 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1122 } else {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001123 mcc_instruction = rwcfg->lfsr_wr_rd_bank_0;
1124 writel(rwcfg->lfsr_wr_rd_bank_0_nop,
Marek Vasutad64769c2015-07-21 05:43:37 +02001125 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1126 }
1127 }
1128
1129 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1130 RW_MGR_RESET_READ_DATAPATH_OFFSET);
1131
1132 if (quick_write_mode)
1133 writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
1134 else
1135 writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
1136
1137 writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
1138
1139 /*
1140 * CNTR 1 - This is used to ensure enough time elapses
1141 * for read data to come back.
1142 */
1143 writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
1144
1145 if (test_dm) {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001146 writel(rwcfg->lfsr_wr_rd_dm_bank_0_wait,
Marek Vasutad64769c2015-07-21 05:43:37 +02001147 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
1148 } else {
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001149 writel(rwcfg->lfsr_wr_rd_bank_0_wait,
Marek Vasutad64769c2015-07-21 05:43:37 +02001150 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
1151 }
1152
Marek Vasut8371c2e2015-07-21 06:00:36 +02001153 writel(mcc_instruction, (SDR_PHYGRP_RWMGRGRP_ADDRESS |
1154 RW_MGR_RUN_SINGLE_GROUP_OFFSET) +
1155 (group << 2));
Marek Vasutad64769c2015-07-21 05:43:37 +02001156}
1157
Marek Vasut4a82854b2015-07-21 05:57:11 +02001158/**
1159 * rw_mgr_mem_calibrate_write_test() - Test writes, check for single/multiple pass
1160 * @rank_bgn: Rank number
1161 * @write_group: Write Group
1162 * @use_dm: Use DM
1163 * @all_correct: All bits must be correct in the mask
1164 * @bit_chk: Resulting bit mask after the test
1165 * @all_ranks: Test all ranks
1166 *
1167 * Test writes, can check for a single bit pass or multiple bit pass.
1168 */
Marek Vasutb9452ea2015-07-21 05:54:39 +02001169static int
1170rw_mgr_mem_calibrate_write_test(const u32 rank_bgn, const u32 write_group,
1171 const u32 use_dm, const u32 all_correct,
1172 u32 *bit_chk, const u32 all_ranks)
Marek Vasutad64769c2015-07-21 05:43:37 +02001173{
Marek Vasutb9452ea2015-07-21 05:54:39 +02001174 const u32 rank_end = all_ranks ?
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001175 rwcfg->mem_number_of_ranks :
Marek Vasutb9452ea2015-07-21 05:54:39 +02001176 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001177 const u32 shift_ratio = rwcfg->mem_dq_per_write_dqs /
1178 rwcfg->mem_virtual_groups_per_write_dqs;
Marek Vasutb9452ea2015-07-21 05:54:39 +02001179 const u32 correct_mask_vg = param->write_correct_mask_vg;
1180
1181 u32 tmp_bit_chk, base_rw_mgr;
1182 int vg, r;
Marek Vasutad64769c2015-07-21 05:43:37 +02001183
1184 *bit_chk = param->write_correct_mask;
Marek Vasutad64769c2015-07-21 05:43:37 +02001185
1186 for (r = rank_bgn; r < rank_end; r++) {
Marek Vasutb9452ea2015-07-21 05:54:39 +02001187 /* Set rank */
Marek Vasutad64769c2015-07-21 05:43:37 +02001188 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1189
1190 tmp_bit_chk = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001191 for (vg = rwcfg->mem_virtual_groups_per_write_dqs - 1;
Marek Vasutb9452ea2015-07-21 05:54:39 +02001192 vg >= 0; vg--) {
1193 /* Reset the FIFOs to get pointers to known state. */
Marek Vasutad64769c2015-07-21 05:43:37 +02001194 writel(0, &phy_mgr_cmd->fifo_reset);
1195
Marek Vasutb9452ea2015-07-21 05:54:39 +02001196 rw_mgr_mem_calibrate_write_test_issue(
1197 write_group *
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001198 rwcfg->mem_virtual_groups_per_write_dqs + vg,
Marek Vasutad64769c2015-07-21 05:43:37 +02001199 use_dm);
1200
Marek Vasutb9452ea2015-07-21 05:54:39 +02001201 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1202 tmp_bit_chk <<= shift_ratio;
1203 tmp_bit_chk |= (correct_mask_vg & ~(base_rw_mgr));
Marek Vasutad64769c2015-07-21 05:43:37 +02001204 }
Marek Vasutb9452ea2015-07-21 05:54:39 +02001205
Marek Vasutad64769c2015-07-21 05:43:37 +02001206 *bit_chk &= tmp_bit_chk;
1207 }
1208
Marek Vasutb9452ea2015-07-21 05:54:39 +02001209 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutad64769c2015-07-21 05:43:37 +02001210 if (all_correct) {
Marek Vasutb9452ea2015-07-21 05:54:39 +02001211 debug_cond(DLEVEL == 2,
1212 "write_test(%u,%u,ALL) : %u == %u => %i\n",
1213 write_group, use_dm, *bit_chk,
1214 param->write_correct_mask,
1215 *bit_chk == param->write_correct_mask);
Marek Vasutad64769c2015-07-21 05:43:37 +02001216 return *bit_chk == param->write_correct_mask;
1217 } else {
1218 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutb9452ea2015-07-21 05:54:39 +02001219 debug_cond(DLEVEL == 2,
1220 "write_test(%u,%u,ONE) : %u != %i => %i\n",
1221 write_group, use_dm, *bit_chk, 0, *bit_chk != 0);
Marek Vasutad64769c2015-07-21 05:43:37 +02001222 return *bit_chk != 0x00;
1223 }
1224}
1225
Marek Vasutd844c7d2015-07-18 03:55:07 +02001226/**
1227 * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1228 * @rank_bgn: Rank number
1229 * @group: Read/Write Group
1230 * @all_ranks: Test all ranks
1231 *
1232 * Performs a guaranteed read on the patterns we are going to use during a
1233 * read test to ensure memory works.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001234 */
Marek Vasutd844c7d2015-07-18 03:55:07 +02001235static int
1236rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1237 const u32 all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001238{
Marek Vasutd844c7d2015-07-18 03:55:07 +02001239 const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1240 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1241 const u32 addr_offset =
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001242 (group * rwcfg->mem_virtual_groups_per_read_dqs) << 2;
Marek Vasutd844c7d2015-07-18 03:55:07 +02001243 const u32 rank_end = all_ranks ?
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001244 rwcfg->mem_number_of_ranks :
Marek Vasutd844c7d2015-07-18 03:55:07 +02001245 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001246 const u32 shift_ratio = rwcfg->mem_dq_per_read_dqs /
1247 rwcfg->mem_virtual_groups_per_read_dqs;
Marek Vasutd844c7d2015-07-18 03:55:07 +02001248 const u32 correct_mask_vg = param->read_correct_mask_vg;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001249
Marek Vasutd844c7d2015-07-18 03:55:07 +02001250 u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1251 int vg, r;
1252 int ret = 0;
1253
1254 bit_chk = param->read_correct_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001255
1256 for (r = rank_bgn; r < rank_end; r++) {
Marek Vasutd844c7d2015-07-18 03:55:07 +02001257 /* Set rank */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001258 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1259
1260 /* Load up a constant bursts of read commands */
Marek Vasut1273dd92015-07-12 21:05:08 +02001261 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001262 writel(rwcfg->guaranteed_read,
Marek Vasut1273dd92015-07-12 21:05:08 +02001263 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001264
Marek Vasut1273dd92015-07-12 21:05:08 +02001265 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001266 writel(rwcfg->guaranteed_read_cont,
Marek Vasut1273dd92015-07-12 21:05:08 +02001267 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001268
1269 tmp_bit_chk = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001270 for (vg = rwcfg->mem_virtual_groups_per_read_dqs - 1;
Marek Vasutd844c7d2015-07-18 03:55:07 +02001271 vg >= 0; vg--) {
1272 /* Reset the FIFOs to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02001273 writel(0, &phy_mgr_cmd->fifo_reset);
1274 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1275 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001276 writel(rwcfg->guaranteed_read,
Marek Vasutd844c7d2015-07-18 03:55:07 +02001277 addr + addr_offset + (vg << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001278
Marek Vasut1273dd92015-07-12 21:05:08 +02001279 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001280 tmp_bit_chk <<= shift_ratio;
1281 tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001282 }
Marek Vasutd844c7d2015-07-18 03:55:07 +02001283
1284 bit_chk &= tmp_bit_chk;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001285 }
1286
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001287 writel(rwcfg->clear_dqs_enable, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001288
1289 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001290
1291 if (bit_chk != param->read_correct_mask)
1292 ret = -EIO;
1293
1294 debug_cond(DLEVEL == 1,
1295 "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1296 __func__, __LINE__, group, bit_chk,
1297 param->read_correct_mask, ret);
1298
1299 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001300}
1301
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001302/**
1303 * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1304 * @rank_bgn: Rank number
1305 * @all_ranks: Test all ranks
1306 *
1307 * Load up the patterns we are going to use during a read test.
1308 */
1309static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1310 const int all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001311{
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001312 const u32 rank_end = all_ranks ?
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001313 rwcfg->mem_number_of_ranks :
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001314 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1315 u32 r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001316
1317 debug("%s:%d\n", __func__, __LINE__);
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001318
Dinh Nguyen3da42852015-06-02 22:52:49 -05001319 for (r = rank_bgn; r < rank_end; r++) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001320 /* set rank */
1321 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1322
1323 /* Load up a constant bursts */
Marek Vasut1273dd92015-07-12 21:05:08 +02001324 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001325
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001326 writel(rwcfg->guaranteed_write_wait0,
Marek Vasut1273dd92015-07-12 21:05:08 +02001327 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001328
Marek Vasut1273dd92015-07-12 21:05:08 +02001329 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001330
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001331 writel(rwcfg->guaranteed_write_wait1,
Marek Vasut1273dd92015-07-12 21:05:08 +02001332 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001333
Marek Vasut1273dd92015-07-12 21:05:08 +02001334 writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001335
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001336 writel(rwcfg->guaranteed_write_wait2,
Marek Vasut1273dd92015-07-12 21:05:08 +02001337 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001338
Marek Vasut1273dd92015-07-12 21:05:08 +02001339 writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001340
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001341 writel(rwcfg->guaranteed_write_wait3,
Marek Vasut1273dd92015-07-12 21:05:08 +02001342 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001343
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001344 writel(rwcfg->guaranteed_write, SDR_PHYGRP_RWMGRGRP_ADDRESS |
Marek Vasut1273dd92015-07-12 21:05:08 +02001345 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001346 }
1347
1348 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1349}
1350
Marek Vasut783fcf52015-07-20 03:26:05 +02001351/**
1352 * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1353 * @rank_bgn: Rank number
1354 * @group: Read/Write group
1355 * @num_tries: Number of retries of the test
1356 * @all_correct: All bits must be correct in the mask
1357 * @bit_chk: Resulting bit mask after the test
1358 * @all_groups: Test all R/W groups
1359 * @all_ranks: Test all ranks
1360 *
1361 * Try a read and see if it returns correct data back. Test has dummy reads
1362 * inserted into the mix used to align DQS enable. Test has more thorough
1363 * checks than the regular read test.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001364 */
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001365static int
1366rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
1367 const u32 num_tries, const u32 all_correct,
1368 u32 *bit_chk,
1369 const u32 all_groups, const u32 all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001370{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001371 const u32 rank_end = all_ranks ? rwcfg->mem_number_of_ranks :
Dinh Nguyen3da42852015-06-02 22:52:49 -05001372 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001373 const u32 quick_read_mode =
1374 ((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
1375 ENABLE_SUPER_QUICK_CALIBRATION);
1376 u32 correct_mask_vg = param->read_correct_mask_vg;
1377 u32 tmp_bit_chk;
1378 u32 base_rw_mgr;
1379 u32 addr;
1380
1381 int r, vg, ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001382
1383 *bit_chk = param->read_correct_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001384
1385 for (r = rank_bgn; r < rank_end; r++) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001386 /* set rank */
1387 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1388
Marek Vasut1273dd92015-07-12 21:05:08 +02001389 writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001390
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001391 writel(rwcfg->read_b2b_wait1,
Marek Vasut1273dd92015-07-12 21:05:08 +02001392 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001393
Marek Vasut1273dd92015-07-12 21:05:08 +02001394 writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001395 writel(rwcfg->read_b2b_wait2,
Marek Vasut1273dd92015-07-12 21:05:08 +02001396 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001397
Dinh Nguyen3da42852015-06-02 22:52:49 -05001398 if (quick_read_mode)
Marek Vasut1273dd92015-07-12 21:05:08 +02001399 writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001400 /* need at least two (1+1) reads to capture failures */
1401 else if (all_groups)
Marek Vasut1273dd92015-07-12 21:05:08 +02001402 writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001403 else
Marek Vasut1273dd92015-07-12 21:05:08 +02001404 writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001405
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001406 writel(rwcfg->read_b2b,
Marek Vasut1273dd92015-07-12 21:05:08 +02001407 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001408 if (all_groups)
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001409 writel(rwcfg->mem_if_read_dqs_width *
1410 rwcfg->mem_virtual_groups_per_read_dqs - 1,
Marek Vasut1273dd92015-07-12 21:05:08 +02001411 &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001412 else
Marek Vasut1273dd92015-07-12 21:05:08 +02001413 writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001414
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001415 writel(rwcfg->read_b2b,
Marek Vasut1273dd92015-07-12 21:05:08 +02001416 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001417
1418 tmp_bit_chk = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001419 for (vg = rwcfg->mem_virtual_groups_per_read_dqs - 1; vg >= 0;
Marek Vasut7ce23bb2015-07-19 07:51:17 +02001420 vg--) {
Marek Vasutba522c72015-07-19 07:57:28 +02001421 /* Reset the FIFOs to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02001422 writel(0, &phy_mgr_cmd->fifo_reset);
1423 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1424 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001425
Marek Vasutba522c72015-07-19 07:57:28 +02001426 if (all_groups) {
1427 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1428 RW_MGR_RUN_ALL_GROUPS_OFFSET;
1429 } else {
1430 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1431 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1432 }
Marek Vasutc4815f72015-07-12 19:03:33 +02001433
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001434 writel(rwcfg->read_b2b, addr +
1435 ((group * rwcfg->mem_virtual_groups_per_read_dqs +
Dinh Nguyen3da42852015-06-02 22:52:49 -05001436 vg) << 2));
1437
Marek Vasut1273dd92015-07-12 21:05:08 +02001438 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001439 tmp_bit_chk <<= rwcfg->mem_dq_per_read_dqs /
1440 rwcfg->mem_virtual_groups_per_read_dqs;
Marek Vasutba522c72015-07-19 07:57:28 +02001441 tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001442 }
Marek Vasut7ce23bb2015-07-19 07:51:17 +02001443
Dinh Nguyen3da42852015-06-02 22:52:49 -05001444 *bit_chk &= tmp_bit_chk;
1445 }
1446
Marek Vasutc4815f72015-07-12 19:03:33 +02001447 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001448 writel(rwcfg->clear_dqs_enable, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001449
Marek Vasut3853d652015-07-19 07:44:21 +02001450 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1451
Dinh Nguyen3da42852015-06-02 22:52:49 -05001452 if (all_correct) {
Marek Vasut3853d652015-07-19 07:44:21 +02001453 ret = (*bit_chk == param->read_correct_mask);
1454 debug_cond(DLEVEL == 2,
1455 "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
1456 __func__, __LINE__, group, all_groups, *bit_chk,
1457 param->read_correct_mask, ret);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001458 } else {
Marek Vasut3853d652015-07-19 07:44:21 +02001459 ret = (*bit_chk != 0x00);
1460 debug_cond(DLEVEL == 2,
1461 "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
1462 __func__, __LINE__, group, all_groups, *bit_chk,
1463 0, ret);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001464 }
Marek Vasut3853d652015-07-19 07:44:21 +02001465
1466 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001467}
1468
Marek Vasut96df6032015-07-19 07:35:36 +02001469/**
1470 * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
1471 * @grp: Read/Write group
1472 * @num_tries: Number of retries of the test
1473 * @all_correct: All bits must be correct in the mask
1474 * @all_groups: Test all R/W groups
1475 *
1476 * Perform a READ test across all memory ranks.
1477 */
1478static int
1479rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
1480 const u32 all_correct,
1481 const u32 all_groups)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001482{
Marek Vasut96df6032015-07-19 07:35:36 +02001483 u32 bit_chk;
1484 return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
1485 &bit_chk, all_groups, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001486}
1487
Marek Vasut60bb8a82015-07-19 06:25:27 +02001488/**
1489 * rw_mgr_incr_vfifo() - Increase VFIFO value
1490 * @grp: Read/Write group
Marek Vasut60bb8a82015-07-19 06:25:27 +02001491 *
1492 * Increase VFIFO value.
1493 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001494static void rw_mgr_incr_vfifo(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001495{
Marek Vasut1273dd92015-07-12 21:05:08 +02001496 writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001497}
1498
Marek Vasut60bb8a82015-07-19 06:25:27 +02001499/**
1500 * rw_mgr_decr_vfifo() - Decrease VFIFO value
1501 * @grp: Read/Write group
Marek Vasut60bb8a82015-07-19 06:25:27 +02001502 *
1503 * Decrease VFIFO value.
1504 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001505static void rw_mgr_decr_vfifo(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001506{
Marek Vasut60bb8a82015-07-19 06:25:27 +02001507 u32 i;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001508
Marek Vasut60bb8a82015-07-19 06:25:27 +02001509 for (i = 0; i < VFIFO_SIZE - 1; i++)
Marek Vasut8c887b62015-07-19 06:37:51 +02001510 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001511}
1512
Marek Vasutd145ca92015-07-19 06:45:43 +02001513/**
1514 * find_vfifo_failing_read() - Push VFIFO to get a failing read
1515 * @grp: Read/Write group
1516 *
1517 * Push VFIFO until a failing read happens.
1518 */
1519static int find_vfifo_failing_read(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001520{
Marek Vasut96df6032015-07-19 07:35:36 +02001521 u32 v, ret, fail_cnt = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001522
Marek Vasut8c887b62015-07-19 06:37:51 +02001523 for (v = 0; v < VFIFO_SIZE; v++) {
Marek Vasutd145ca92015-07-19 06:45:43 +02001524 debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001525 __func__, __LINE__, v);
Marek Vasutd145ca92015-07-19 06:45:43 +02001526 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001527 PASS_ONE_BIT, 0);
Marek Vasutd145ca92015-07-19 06:45:43 +02001528 if (!ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001529 fail_cnt++;
1530
1531 if (fail_cnt == 2)
Marek Vasutd145ca92015-07-19 06:45:43 +02001532 return v;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001533 }
1534
Marek Vasutd145ca92015-07-19 06:45:43 +02001535 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001536 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001537 }
1538
Marek Vasutd145ca92015-07-19 06:45:43 +02001539 /* No failing read found! Something must have gone wrong. */
1540 debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
1541 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001542}
1543
Marek Vasut192d6f92015-07-19 05:26:49 +02001544/**
Marek Vasut52e8f212015-07-19 07:27:06 +02001545 * sdr_find_phase_delay() - Find DQS enable phase or delay
1546 * @working: If 1, look for working phase/delay, if 0, look for non-working
1547 * @delay: If 1, look for delay, if 0, look for phase
1548 * @grp: Read/Write group
1549 * @work: Working window position
1550 * @work_inc: Working window increment
1551 * @pd: DQS Phase/Delay Iterator
1552 *
1553 * Find working or non-working DQS enable phase setting.
1554 */
1555static int sdr_find_phase_delay(int working, int delay, const u32 grp,
1556 u32 *work, const u32 work_inc, u32 *pd)
1557{
Marek Vasut160695d2015-08-02 19:10:58 +02001558 const u32 max = delay ? iocfg->dqs_en_delay_max : iocfg->dqs_en_phase_max;
Marek Vasut96df6032015-07-19 07:35:36 +02001559 u32 ret;
Marek Vasut52e8f212015-07-19 07:27:06 +02001560
1561 for (; *pd <= max; (*pd)++) {
1562 if (delay)
1563 scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
1564 else
1565 scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
1566
1567 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001568 PASS_ONE_BIT, 0);
Marek Vasut52e8f212015-07-19 07:27:06 +02001569 if (!working)
1570 ret = !ret;
1571
1572 if (ret)
1573 return 0;
1574
1575 if (work)
1576 *work += work_inc;
1577 }
1578
1579 return -EINVAL;
1580}
1581/**
Marek Vasut192d6f92015-07-19 05:26:49 +02001582 * sdr_find_phase() - Find DQS enable phase
1583 * @working: If 1, look for working phase, if 0, look for non-working phase
1584 * @grp: Read/Write group
Marek Vasut192d6f92015-07-19 05:26:49 +02001585 * @work: Working window position
1586 * @i: Iterator
1587 * @p: DQS Phase Iterator
Marek Vasut192d6f92015-07-19 05:26:49 +02001588 *
1589 * Find working or non-working DQS enable phase setting.
1590 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001591static int sdr_find_phase(int working, const u32 grp, u32 *work,
Marek Vasut86a39dc2015-07-19 05:35:40 +02001592 u32 *i, u32 *p)
Marek Vasut192d6f92015-07-19 05:26:49 +02001593{
Marek Vasut192d6f92015-07-19 05:26:49 +02001594 const u32 end = VFIFO_SIZE + (working ? 0 : 1);
Marek Vasut52e8f212015-07-19 07:27:06 +02001595 int ret;
Marek Vasut192d6f92015-07-19 05:26:49 +02001596
1597 for (; *i < end; (*i)++) {
1598 if (working)
1599 *p = 0;
1600
Marek Vasut52e8f212015-07-19 07:27:06 +02001601 ret = sdr_find_phase_delay(working, 0, grp, work,
Marek Vasut160695d2015-08-02 19:10:58 +02001602 iocfg->delay_per_opa_tap, p);
Marek Vasut52e8f212015-07-19 07:27:06 +02001603 if (!ret)
1604 return 0;
Marek Vasut192d6f92015-07-19 05:26:49 +02001605
Marek Vasut160695d2015-08-02 19:10:58 +02001606 if (*p > iocfg->dqs_en_phase_max) {
Marek Vasut192d6f92015-07-19 05:26:49 +02001607 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001608 rw_mgr_incr_vfifo(grp);
Marek Vasut192d6f92015-07-19 05:26:49 +02001609 if (!working)
1610 *p = 0;
1611 }
1612 }
1613
1614 return -EINVAL;
1615}
1616
Marek Vasut4c5e5842015-07-19 06:04:00 +02001617/**
1618 * sdr_working_phase() - Find working DQS enable phase
1619 * @grp: Read/Write group
1620 * @work_bgn: Working window start position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001621 * @d: dtaps output value
1622 * @p: DQS Phase Iterator
1623 * @i: Iterator
1624 *
1625 * Find working DQS enable phase setting.
1626 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001627static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
Marek Vasut4c5e5842015-07-19 06:04:00 +02001628 u32 *p, u32 *i)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001629{
Marek Vasut160695d2015-08-02 19:10:58 +02001630 const u32 dtaps_per_ptap = iocfg->delay_per_opa_tap /
1631 iocfg->delay_per_dqs_en_dchain_tap;
Marek Vasut192d6f92015-07-19 05:26:49 +02001632 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001633
Marek Vasut192d6f92015-07-19 05:26:49 +02001634 *work_bgn = 0;
1635
1636 for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1637 *i = 0;
Marek Vasut521fe392015-07-19 04:34:12 +02001638 scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
Marek Vasut8c887b62015-07-19 06:37:51 +02001639 ret = sdr_find_phase(1, grp, work_bgn, i, p);
Marek Vasut192d6f92015-07-19 05:26:49 +02001640 if (!ret)
1641 return 0;
Marek Vasut160695d2015-08-02 19:10:58 +02001642 *work_bgn += iocfg->delay_per_dqs_en_dchain_tap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001643 }
1644
Marek Vasut38ed6922015-07-19 05:01:12 +02001645 /* Cannot find working solution */
Marek Vasut192d6f92015-07-19 05:26:49 +02001646 debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1647 __func__, __LINE__);
1648 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001649}
1650
Marek Vasut4c5e5842015-07-19 06:04:00 +02001651/**
1652 * sdr_backup_phase() - Find DQS enable backup phase
1653 * @grp: Read/Write group
1654 * @work_bgn: Working window start position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001655 * @p: DQS Phase Iterator
1656 *
1657 * Find DQS enable backup phase setting.
1658 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001659static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001660{
Marek Vasut96df6032015-07-19 07:35:36 +02001661 u32 tmp_delay, d;
Marek Vasut4c5e5842015-07-19 06:04:00 +02001662 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001663
1664 /* Special case code for backing up a phase */
1665 if (*p == 0) {
Marek Vasut160695d2015-08-02 19:10:58 +02001666 *p = iocfg->dqs_en_phase_max;
Marek Vasut8c887b62015-07-19 06:37:51 +02001667 rw_mgr_decr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001668 } else {
1669 (*p)--;
1670 }
Marek Vasut160695d2015-08-02 19:10:58 +02001671 tmp_delay = *work_bgn - iocfg->delay_per_opa_tap;
Marek Vasut521fe392015-07-19 04:34:12 +02001672 scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001673
Marek Vasut160695d2015-08-02 19:10:58 +02001674 for (d = 0; d <= iocfg->dqs_en_delay_max && tmp_delay < *work_bgn; d++) {
Marek Vasut49891df62015-07-19 05:48:30 +02001675 scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001676
Marek Vasut4c5e5842015-07-19 06:04:00 +02001677 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001678 PASS_ONE_BIT, 0);
Marek Vasut4c5e5842015-07-19 06:04:00 +02001679 if (ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001680 *work_bgn = tmp_delay;
1681 break;
1682 }
Marek Vasut49891df62015-07-19 05:48:30 +02001683
Marek Vasut160695d2015-08-02 19:10:58 +02001684 tmp_delay += iocfg->delay_per_dqs_en_dchain_tap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001685 }
1686
Marek Vasut4c5e5842015-07-19 06:04:00 +02001687 /* Restore VFIFO to old state before we decremented it (if needed). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001688 (*p)++;
Marek Vasut160695d2015-08-02 19:10:58 +02001689 if (*p > iocfg->dqs_en_phase_max) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001690 *p = 0;
Marek Vasut8c887b62015-07-19 06:37:51 +02001691 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001692 }
1693
Marek Vasut521fe392015-07-19 04:34:12 +02001694 scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001695}
1696
Marek Vasut4c5e5842015-07-19 06:04:00 +02001697/**
1698 * sdr_nonworking_phase() - Find non-working DQS enable phase
1699 * @grp: Read/Write group
1700 * @work_end: Working window end position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001701 * @p: DQS Phase Iterator
1702 * @i: Iterator
1703 *
1704 * Find non-working DQS enable phase setting.
1705 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001706static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001707{
Marek Vasut192d6f92015-07-19 05:26:49 +02001708 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001709
1710 (*p)++;
Marek Vasut160695d2015-08-02 19:10:58 +02001711 *work_end += iocfg->delay_per_opa_tap;
1712 if (*p > iocfg->dqs_en_phase_max) {
Marek Vasut192d6f92015-07-19 05:26:49 +02001713 /* Fiddle with FIFO. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001714 *p = 0;
Marek Vasut8c887b62015-07-19 06:37:51 +02001715 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001716 }
1717
Marek Vasut8c887b62015-07-19 06:37:51 +02001718 ret = sdr_find_phase(0, grp, work_end, i, p);
Marek Vasut192d6f92015-07-19 05:26:49 +02001719 if (ret) {
1720 /* Cannot see edge of failing read. */
1721 debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1722 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001723 }
1724
Marek Vasut192d6f92015-07-19 05:26:49 +02001725 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001726}
1727
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001728/**
1729 * sdr_find_window_center() - Find center of the working DQS window.
1730 * @grp: Read/Write group
1731 * @work_bgn: First working settings
1732 * @work_end: Last working settings
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001733 *
1734 * Find center of the working DQS enable window.
1735 */
1736static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
Marek Vasut8c887b62015-07-19 06:37:51 +02001737 const u32 work_end)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001738{
Marek Vasut96df6032015-07-19 07:35:36 +02001739 u32 work_mid;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001740 int tmp_delay = 0;
Marek Vasut28fd2422015-07-19 02:56:59 +02001741 int i, p, d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001742
Marek Vasut28fd2422015-07-19 02:56:59 +02001743 work_mid = (work_bgn + work_end) / 2;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001744
1745 debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
Marek Vasut28fd2422015-07-19 02:56:59 +02001746 work_bgn, work_end, work_mid);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001747 /* Get the middle delay to be less than a VFIFO delay */
Marek Vasut160695d2015-08-02 19:10:58 +02001748 tmp_delay = (iocfg->dqs_en_phase_max + 1) * iocfg->delay_per_opa_tap;
Marek Vasut28fd2422015-07-19 02:56:59 +02001749
Dinh Nguyen3da42852015-06-02 22:52:49 -05001750 debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001751 work_mid %= tmp_delay;
Marek Vasut28fd2422015-07-19 02:56:59 +02001752 debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001753
Marek Vasut160695d2015-08-02 19:10:58 +02001754 tmp_delay = rounddown(work_mid, iocfg->delay_per_opa_tap);
1755 if (tmp_delay > iocfg->dqs_en_phase_max * iocfg->delay_per_opa_tap)
1756 tmp_delay = iocfg->dqs_en_phase_max * iocfg->delay_per_opa_tap;
1757 p = tmp_delay / iocfg->delay_per_opa_tap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001758
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001759 debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1760
Marek Vasut160695d2015-08-02 19:10:58 +02001761 d = DIV_ROUND_UP(work_mid - tmp_delay, iocfg->delay_per_dqs_en_dchain_tap);
1762 if (d > iocfg->dqs_en_delay_max)
1763 d = iocfg->dqs_en_delay_max;
1764 tmp_delay += d * iocfg->delay_per_dqs_en_dchain_tap;
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001765
Marek Vasut28fd2422015-07-19 02:56:59 +02001766 debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
1767
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001768 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
Marek Vasut28fd2422015-07-19 02:56:59 +02001769 scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001770
1771 /*
1772 * push vfifo until we can successfully calibrate. We can do this
1773 * because the largest possible margin in 1 VFIFO cycle.
1774 */
1775 for (i = 0; i < VFIFO_SIZE; i++) {
Marek Vasut8c887b62015-07-19 06:37:51 +02001776 debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
Marek Vasut28fd2422015-07-19 02:56:59 +02001777 if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Dinh Nguyen3da42852015-06-02 22:52:49 -05001778 PASS_ONE_BIT,
Marek Vasut96df6032015-07-19 07:35:36 +02001779 0)) {
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001780 debug_cond(DLEVEL == 2,
Marek Vasut8c887b62015-07-19 06:37:51 +02001781 "%s:%d center: found: ptap=%u dtap=%u\n",
1782 __func__, __LINE__, p, d);
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001783 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001784 }
1785
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001786 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001787 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001788 }
1789
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001790 debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
1791 __func__, __LINE__);
1792 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001793}
1794
Marek Vasut33756892015-07-20 09:11:09 +02001795/**
1796 * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
1797 * @grp: Read/Write Group
1798 *
1799 * Find a good DQS enable to use.
1800 */
Marek Vasut914546e2015-07-20 09:20:42 +02001801static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001802{
Marek Vasut57355402015-07-20 09:20:20 +02001803 u32 d, p, i;
1804 u32 dtaps_per_ptap;
1805 u32 work_bgn, work_end;
1806 u32 found_passing_read, found_failing_read, initial_failing_dtap;
1807 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001808
1809 debug("%s:%d %u\n", __func__, __LINE__, grp);
1810
1811 reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
1812
1813 scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
1814 scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
1815
Marek Vasut2f3589c2015-07-19 02:42:21 +02001816 /* Step 0: Determine number of delay taps for each phase tap. */
Marek Vasut160695d2015-08-02 19:10:58 +02001817 dtaps_per_ptap = iocfg->delay_per_opa_tap / iocfg->delay_per_dqs_en_dchain_tap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001818
Marek Vasut2f3589c2015-07-19 02:42:21 +02001819 /* Step 1: First push vfifo until we get a failing read. */
Marek Vasutd145ca92015-07-19 06:45:43 +02001820 find_vfifo_failing_read(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001821
Marek Vasut2f3589c2015-07-19 02:42:21 +02001822 /* Step 2: Find first working phase, increment in ptaps. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001823 work_bgn = 0;
Marek Vasut914546e2015-07-20 09:20:42 +02001824 ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1825 if (ret)
1826 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001827
1828 work_end = work_bgn;
1829
1830 /*
Marek Vasut2f3589c2015-07-19 02:42:21 +02001831 * If d is 0 then the working window covers a phase tap and we can
1832 * follow the old procedure. Otherwise, we've found the beginning
Dinh Nguyen3da42852015-06-02 22:52:49 -05001833 * and we need to increment the dtaps until we find the end.
1834 */
1835 if (d == 0) {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001836 /*
1837 * Step 3a: If we have room, back off by one and
1838 * increment in dtaps.
1839 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001840 sdr_backup_phase(grp, &work_bgn, &p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001841
Marek Vasut2f3589c2015-07-19 02:42:21 +02001842 /*
1843 * Step 4a: go forward from working phase to non working
1844 * phase, increment in ptaps.
1845 */
Marek Vasut914546e2015-07-20 09:20:42 +02001846 ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1847 if (ret)
1848 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001849
Marek Vasut2f3589c2015-07-19 02:42:21 +02001850 /* Step 5a: Back off one from last, increment in dtaps. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001851
1852 /* Special case code for backing up a phase */
1853 if (p == 0) {
Marek Vasut160695d2015-08-02 19:10:58 +02001854 p = iocfg->dqs_en_phase_max;
Marek Vasut8c887b62015-07-19 06:37:51 +02001855 rw_mgr_decr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001856 } else {
1857 p = p - 1;
1858 }
1859
Marek Vasut160695d2015-08-02 19:10:58 +02001860 work_end -= iocfg->delay_per_opa_tap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001861 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
1862
Dinh Nguyen3da42852015-06-02 22:52:49 -05001863 d = 0;
1864
Marek Vasut2f3589c2015-07-19 02:42:21 +02001865 debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
1866 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001867 }
1868
Marek Vasut2f3589c2015-07-19 02:42:21 +02001869 /* The dtap increment to find the failing edge is done here. */
Marek Vasut52e8f212015-07-19 07:27:06 +02001870 sdr_find_phase_delay(0, 1, grp, &work_end,
Marek Vasut160695d2015-08-02 19:10:58 +02001871 iocfg->delay_per_dqs_en_dchain_tap, &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001872
1873 /* Go back to working dtap */
1874 if (d != 0)
Marek Vasut160695d2015-08-02 19:10:58 +02001875 work_end -= iocfg->delay_per_dqs_en_dchain_tap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001876
Marek Vasut2f3589c2015-07-19 02:42:21 +02001877 debug_cond(DLEVEL == 2,
1878 "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
1879 __func__, __LINE__, p, d - 1, work_end);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001880
1881 if (work_end < work_bgn) {
1882 /* nil range */
Marek Vasut2f3589c2015-07-19 02:42:21 +02001883 debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
1884 __func__, __LINE__);
Marek Vasut914546e2015-07-20 09:20:42 +02001885 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001886 }
1887
Marek Vasut2f3589c2015-07-19 02:42:21 +02001888 debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001889 __func__, __LINE__, work_bgn, work_end);
1890
Dinh Nguyen3da42852015-06-02 22:52:49 -05001891 /*
Marek Vasut2f3589c2015-07-19 02:42:21 +02001892 * We need to calculate the number of dtaps that equal a ptap.
1893 * To do that we'll back up a ptap and re-find the edge of the
1894 * window using dtaps
Dinh Nguyen3da42852015-06-02 22:52:49 -05001895 */
Marek Vasut2f3589c2015-07-19 02:42:21 +02001896 debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
1897 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001898
1899 /* Special case code for backing up a phase */
1900 if (p == 0) {
Marek Vasut160695d2015-08-02 19:10:58 +02001901 p = iocfg->dqs_en_phase_max;
Marek Vasut8c887b62015-07-19 06:37:51 +02001902 rw_mgr_decr_vfifo(grp);
Marek Vasut2f3589c2015-07-19 02:42:21 +02001903 debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
1904 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001905 } else {
1906 p = p - 1;
Marek Vasut2f3589c2015-07-19 02:42:21 +02001907 debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
1908 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001909 }
1910
1911 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
1912
1913 /*
1914 * Increase dtap until we first see a passing read (in case the
Marek Vasut2f3589c2015-07-19 02:42:21 +02001915 * window is smaller than a ptap), and then a failing read to
1916 * mark the edge of the window again.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001917 */
1918
Marek Vasut2f3589c2015-07-19 02:42:21 +02001919 /* Find a passing read. */
1920 debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001921 __func__, __LINE__);
Marek Vasut52e8f212015-07-19 07:27:06 +02001922
Dinh Nguyen3da42852015-06-02 22:52:49 -05001923 initial_failing_dtap = d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001924
Marek Vasut52e8f212015-07-19 07:27:06 +02001925 found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001926 if (found_passing_read) {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001927 /* Find a failing read. */
1928 debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
1929 __func__, __LINE__);
Marek Vasut52e8f212015-07-19 07:27:06 +02001930 d++;
1931 found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
1932 &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001933 } else {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001934 debug_cond(DLEVEL == 1,
1935 "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
1936 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001937 }
1938
1939 /*
1940 * The dynamically calculated dtaps_per_ptap is only valid if we
1941 * found a passing/failing read. If we didn't, it means d hit the max
Marek Vasut160695d2015-08-02 19:10:58 +02001942 * (iocfg->dqs_en_delay_max). Otherwise, dtaps_per_ptap retains its
Dinh Nguyen3da42852015-06-02 22:52:49 -05001943 * statically calculated value.
1944 */
1945 if (found_passing_read && found_failing_read)
1946 dtaps_per_ptap = d - initial_failing_dtap;
1947
Marek Vasut1273dd92015-07-12 21:05:08 +02001948 writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
Marek Vasut2f3589c2015-07-19 02:42:21 +02001949 debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
1950 __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001951
Marek Vasut2f3589c2015-07-19 02:42:21 +02001952 /* Step 6: Find the centre of the window. */
Marek Vasut914546e2015-07-20 09:20:42 +02001953 ret = sdr_find_window_center(grp, work_bgn, work_end);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001954
Marek Vasut914546e2015-07-20 09:20:42 +02001955 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001956}
1957
Marek Vasutc4907892015-07-13 02:11:02 +02001958/**
Marek Vasut901dc362015-07-13 02:48:34 +02001959 * search_stop_check() - Check if the detected edge is valid
1960 * @write: Perform read (Stage 2) or write (Stage 3) calibration
1961 * @d: DQS delay
1962 * @rank_bgn: Rank number
1963 * @write_group: Write Group
1964 * @read_group: Read Group
1965 * @bit_chk: Resulting bit mask after the test
1966 * @sticky_bit_chk: Resulting sticky bit mask after the test
1967 * @use_read_test: Perform read test
1968 *
1969 * Test if the found edge is valid.
1970 */
1971static u32 search_stop_check(const int write, const int d, const int rank_bgn,
1972 const u32 write_group, const u32 read_group,
1973 u32 *bit_chk, u32 *sticky_bit_chk,
1974 const u32 use_read_test)
1975{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001976 const u32 ratio = rwcfg->mem_if_read_dqs_width /
1977 rwcfg->mem_if_write_dqs_width;
Marek Vasut901dc362015-07-13 02:48:34 +02001978 const u32 correct_mask = write ? param->write_correct_mask :
1979 param->read_correct_mask;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02001980 const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
1981 rwcfg->mem_dq_per_read_dqs;
Marek Vasut901dc362015-07-13 02:48:34 +02001982 u32 ret;
1983 /*
1984 * Stop searching when the read test doesn't pass AND when
1985 * we've seen a passing read on every bit.
1986 */
1987 if (write) { /* WRITE-ONLY */
1988 ret = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
1989 0, PASS_ONE_BIT,
1990 bit_chk, 0);
1991 } else if (use_read_test) { /* READ-ONLY */
1992 ret = !rw_mgr_mem_calibrate_read_test(rank_bgn, read_group,
1993 NUM_READ_PB_TESTS,
1994 PASS_ONE_BIT, bit_chk,
1995 0, 0);
1996 } else { /* READ-ONLY */
1997 rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 0,
1998 PASS_ONE_BIT, bit_chk, 0);
1999 *bit_chk = *bit_chk >> (per_dqs *
2000 (read_group - (write_group * ratio)));
2001 ret = (*bit_chk == 0);
2002 }
2003 *sticky_bit_chk = *sticky_bit_chk | *bit_chk;
2004 ret = ret && (*sticky_bit_chk == correct_mask);
2005 debug_cond(DLEVEL == 2,
2006 "%s:%d center(left): dtap=%u => %u == %u && %u",
2007 __func__, __LINE__, d,
2008 *sticky_bit_chk, correct_mask, ret);
2009 return ret;
2010}
2011
2012/**
Marek Vasut71120772015-07-13 02:38:15 +02002013 * search_left_edge() - Find left edge of DQ/DQS working phase
2014 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2015 * @rank_bgn: Rank number
2016 * @write_group: Write Group
2017 * @read_group: Read Group
2018 * @test_bgn: Rank number to begin the test
Marek Vasut71120772015-07-13 02:38:15 +02002019 * @sticky_bit_chk: Resulting sticky bit mask after the test
2020 * @left_edge: Left edge of the DQ/DQS phase
2021 * @right_edge: Right edge of the DQ/DQS phase
2022 * @use_read_test: Perform read test
2023 *
2024 * Find left edge of DQ/DQS working phase.
2025 */
2026static void search_left_edge(const int write, const int rank_bgn,
2027 const u32 write_group, const u32 read_group, const u32 test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002028 u32 *sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002029 int *left_edge, int *right_edge, const u32 use_read_test)
2030{
Marek Vasut160695d2015-08-02 19:10:58 +02002031 const u32 delay_max = write ? iocfg->io_out1_delay_max : iocfg->io_in_delay_max;
2032 const u32 dqs_max = write ? iocfg->io_out1_delay_max : iocfg->dqs_in_delay_max;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002033 const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
2034 rwcfg->mem_dq_per_read_dqs;
Marek Vasut0c4be192015-07-18 20:34:00 +02002035 u32 stop, bit_chk;
Marek Vasut71120772015-07-13 02:38:15 +02002036 int i, d;
2037
2038 for (d = 0; d <= dqs_max; d++) {
2039 if (write)
2040 scc_mgr_apply_group_dq_out1_delay(d);
2041 else
2042 scc_mgr_apply_group_dq_in_delay(test_bgn, d);
2043
2044 writel(0, &sdr_scc_mgr->update);
2045
Marek Vasut901dc362015-07-13 02:48:34 +02002046 stop = search_stop_check(write, d, rank_bgn, write_group,
Marek Vasut0c4be192015-07-18 20:34:00 +02002047 read_group, &bit_chk, sticky_bit_chk,
Marek Vasut901dc362015-07-13 02:48:34 +02002048 use_read_test);
Marek Vasut71120772015-07-13 02:38:15 +02002049 if (stop == 1)
2050 break;
2051
2052 /* stop != 1 */
2053 for (i = 0; i < per_dqs; i++) {
Marek Vasut0c4be192015-07-18 20:34:00 +02002054 if (bit_chk & 1) {
Marek Vasut71120772015-07-13 02:38:15 +02002055 /*
2056 * Remember a passing test as
2057 * the left_edge.
2058 */
2059 left_edge[i] = d;
2060 } else {
2061 /*
2062 * If a left edge has not been seen
2063 * yet, then a future passing test
2064 * will mark this edge as the right
2065 * edge.
2066 */
2067 if (left_edge[i] == delay_max + 1)
2068 right_edge[i] = -(d + 1);
2069 }
Marek Vasut0c4be192015-07-18 20:34:00 +02002070 bit_chk >>= 1;
Marek Vasut71120772015-07-13 02:38:15 +02002071 }
2072 }
2073
2074 /* Reset DQ delay chains to 0 */
2075 if (write)
2076 scc_mgr_apply_group_dq_out1_delay(0);
2077 else
2078 scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
2079
2080 *sticky_bit_chk = 0;
2081 for (i = per_dqs - 1; i >= 0; i--) {
2082 debug_cond(DLEVEL == 2,
2083 "%s:%d vfifo_center: left_edge[%u]: %d right_edge[%u]: %d\n",
2084 __func__, __LINE__, i, left_edge[i],
2085 i, right_edge[i]);
2086
2087 /*
2088 * Check for cases where we haven't found the left edge,
2089 * which makes our assignment of the the right edge invalid.
2090 * Reset it to the illegal value.
2091 */
2092 if ((left_edge[i] == delay_max + 1) &&
2093 (right_edge[i] != delay_max + 1)) {
2094 right_edge[i] = delay_max + 1;
2095 debug_cond(DLEVEL == 2,
2096 "%s:%d vfifo_center: reset right_edge[%u]: %d\n",
2097 __func__, __LINE__, i, right_edge[i]);
2098 }
2099
2100 /*
2101 * Reset sticky bit
2102 * READ: except for bits where we have seen both
2103 * the left and right edge.
2104 * WRITE: except for bits where we have seen the
2105 * left edge.
2106 */
2107 *sticky_bit_chk <<= 1;
2108 if (write) {
2109 if (left_edge[i] != delay_max + 1)
2110 *sticky_bit_chk |= 1;
2111 } else {
2112 if ((left_edge[i] != delay_max + 1) &&
2113 (right_edge[i] != delay_max + 1))
2114 *sticky_bit_chk |= 1;
2115 }
2116 }
2117
2118
2119}
2120
2121/**
Marek Vasutc4907892015-07-13 02:11:02 +02002122 * search_right_edge() - Find right edge of DQ/DQS working phase
2123 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2124 * @rank_bgn: Rank number
2125 * @write_group: Write Group
2126 * @read_group: Read Group
2127 * @start_dqs: DQS start phase
2128 * @start_dqs_en: DQS enable start phase
Marek Vasutc4907892015-07-13 02:11:02 +02002129 * @sticky_bit_chk: Resulting sticky bit mask after the test
2130 * @left_edge: Left edge of the DQ/DQS phase
2131 * @right_edge: Right edge of the DQ/DQS phase
2132 * @use_read_test: Perform read test
2133 *
2134 * Find right edge of DQ/DQS working phase.
2135 */
2136static int search_right_edge(const int write, const int rank_bgn,
2137 const u32 write_group, const u32 read_group,
2138 const int start_dqs, const int start_dqs_en,
Marek Vasut0c4be192015-07-18 20:34:00 +02002139 u32 *sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002140 int *left_edge, int *right_edge, const u32 use_read_test)
2141{
Marek Vasut160695d2015-08-02 19:10:58 +02002142 const u32 delay_max = write ? iocfg->io_out1_delay_max : iocfg->io_in_delay_max;
2143 const u32 dqs_max = write ? iocfg->io_out1_delay_max : iocfg->dqs_in_delay_max;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002144 const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
2145 rwcfg->mem_dq_per_read_dqs;
Marek Vasut0c4be192015-07-18 20:34:00 +02002146 u32 stop, bit_chk;
Marek Vasutc4907892015-07-13 02:11:02 +02002147 int i, d;
2148
2149 for (d = 0; d <= dqs_max - start_dqs; d++) {
2150 if (write) { /* WRITE-ONLY */
2151 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2152 d + start_dqs);
2153 } else { /* READ-ONLY */
2154 scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
Marek Vasut160695d2015-08-02 19:10:58 +02002155 if (iocfg->shift_dqs_en_when_shift_dqs) {
Marek Vasutc4907892015-07-13 02:11:02 +02002156 uint32_t delay = d + start_dqs_en;
Marek Vasut160695d2015-08-02 19:10:58 +02002157 if (delay > iocfg->dqs_en_delay_max)
2158 delay = iocfg->dqs_en_delay_max;
Marek Vasutc4907892015-07-13 02:11:02 +02002159 scc_mgr_set_dqs_en_delay(read_group, delay);
2160 }
2161 scc_mgr_load_dqs(read_group);
2162 }
2163
2164 writel(0, &sdr_scc_mgr->update);
2165
Marek Vasut901dc362015-07-13 02:48:34 +02002166 stop = search_stop_check(write, d, rank_bgn, write_group,
Marek Vasut0c4be192015-07-18 20:34:00 +02002167 read_group, &bit_chk, sticky_bit_chk,
Marek Vasut901dc362015-07-13 02:48:34 +02002168 use_read_test);
Marek Vasutc4907892015-07-13 02:11:02 +02002169 if (stop == 1) {
2170 if (write && (d == 0)) { /* WRITE-ONLY */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002171 for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
Marek Vasutc4907892015-07-13 02:11:02 +02002172 /*
2173 * d = 0 failed, but it passed when
2174 * testing the left edge, so it must be
2175 * marginal, set it to -1
2176 */
2177 if (right_edge[i] == delay_max + 1 &&
2178 left_edge[i] != delay_max + 1)
2179 right_edge[i] = -1;
2180 }
2181 }
2182 break;
2183 }
2184
2185 /* stop != 1 */
2186 for (i = 0; i < per_dqs; i++) {
Marek Vasut0c4be192015-07-18 20:34:00 +02002187 if (bit_chk & 1) {
Marek Vasutc4907892015-07-13 02:11:02 +02002188 /*
2189 * Remember a passing test as
2190 * the right_edge.
2191 */
2192 right_edge[i] = d;
2193 } else {
2194 if (d != 0) {
2195 /*
2196 * If a right edge has not
2197 * been seen yet, then a future
2198 * passing test will mark this
2199 * edge as the left edge.
2200 */
2201 if (right_edge[i] == delay_max + 1)
2202 left_edge[i] = -(d + 1);
2203 } else {
2204 /*
2205 * d = 0 failed, but it passed
2206 * when testing the left edge,
2207 * so it must be marginal, set
2208 * it to -1
2209 */
2210 if (right_edge[i] == delay_max + 1 &&
2211 left_edge[i] != delay_max + 1)
2212 right_edge[i] = -1;
2213 /*
2214 * If a right edge has not been
2215 * seen yet, then a future
2216 * passing test will mark this
2217 * edge as the left edge.
2218 */
2219 else if (right_edge[i] == delay_max + 1)
2220 left_edge[i] = -(d + 1);
2221 }
2222 }
2223
2224 debug_cond(DLEVEL == 2, "%s:%d center[r,d=%u]: ",
2225 __func__, __LINE__, d);
2226 debug_cond(DLEVEL == 2,
2227 "bit_chk_test=%i left_edge[%u]: %d ",
Marek Vasut0c4be192015-07-18 20:34:00 +02002228 bit_chk & 1, i, left_edge[i]);
Marek Vasutc4907892015-07-13 02:11:02 +02002229 debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
2230 right_edge[i]);
Marek Vasut0c4be192015-07-18 20:34:00 +02002231 bit_chk >>= 1;
Marek Vasutc4907892015-07-13 02:11:02 +02002232 }
2233 }
2234
2235 /* Check that all bits have a window */
2236 for (i = 0; i < per_dqs; i++) {
2237 debug_cond(DLEVEL == 2,
2238 "%s:%d write_center: left_edge[%u]: %d right_edge[%u]: %d",
2239 __func__, __LINE__, i, left_edge[i],
2240 i, right_edge[i]);
2241 if ((left_edge[i] == dqs_max + 1) ||
2242 (right_edge[i] == dqs_max + 1))
2243 return i + 1; /* FIXME: If we fail, retval > 0 */
2244 }
2245
2246 return 0;
2247}
2248
Marek Vasutafb3eb82015-07-18 19:18:06 +02002249/**
2250 * get_window_mid_index() - Find the best middle setting of DQ/DQS phase
2251 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2252 * @left_edge: Left edge of the DQ/DQS phase
2253 * @right_edge: Right edge of the DQ/DQS phase
2254 * @mid_min: Best DQ/DQS phase middle setting
2255 *
2256 * Find index and value of the middle of the DQ/DQS working phase.
2257 */
2258static int get_window_mid_index(const int write, int *left_edge,
2259 int *right_edge, int *mid_min)
2260{
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002261 const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
2262 rwcfg->mem_dq_per_read_dqs;
Marek Vasutafb3eb82015-07-18 19:18:06 +02002263 int i, mid, min_index;
2264
2265 /* Find middle of window for each DQ bit */
2266 *mid_min = left_edge[0] - right_edge[0];
2267 min_index = 0;
2268 for (i = 1; i < per_dqs; i++) {
2269 mid = left_edge[i] - right_edge[i];
2270 if (mid < *mid_min) {
2271 *mid_min = mid;
2272 min_index = i;
2273 }
2274 }
2275
2276 /*
2277 * -mid_min/2 represents the amount that we need to move DQS.
2278 * If mid_min is odd and positive we'll need to add one to make
2279 * sure the rounding in further calculations is correct (always
2280 * bias to the right), so just add 1 for all positive values.
2281 */
2282 if (*mid_min > 0)
2283 (*mid_min)++;
2284 *mid_min = *mid_min / 2;
2285
2286 debug_cond(DLEVEL == 1, "%s:%d vfifo_center: *mid_min=%d (index=%u)\n",
2287 __func__, __LINE__, *mid_min, min_index);
2288 return min_index;
2289}
2290
Marek Vasutffb8b662015-07-18 19:46:26 +02002291/**
2292 * center_dq_windows() - Center the DQ/DQS windows
2293 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2294 * @left_edge: Left edge of the DQ/DQS phase
2295 * @right_edge: Right edge of the DQ/DQS phase
2296 * @mid_min: Adjusted DQ/DQS phase middle setting
2297 * @orig_mid_min: Original DQ/DQS phase middle setting
2298 * @min_index: DQ/DQS phase middle setting index
2299 * @test_bgn: Rank number to begin the test
2300 * @dq_margin: Amount of shift for the DQ
2301 * @dqs_margin: Amount of shift for the DQS
2302 *
2303 * Align the DQ/DQS windows in each group.
2304 */
2305static void center_dq_windows(const int write, int *left_edge, int *right_edge,
2306 const int mid_min, const int orig_mid_min,
2307 const int min_index, const int test_bgn,
2308 int *dq_margin, int *dqs_margin)
2309{
Marek Vasut160695d2015-08-02 19:10:58 +02002310 const u32 delay_max = write ? iocfg->io_out1_delay_max : iocfg->io_in_delay_max;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002311 const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
2312 rwcfg->mem_dq_per_read_dqs;
Marek Vasutffb8b662015-07-18 19:46:26 +02002313 const u32 delay_off = write ? SCC_MGR_IO_OUT1_DELAY_OFFSET :
2314 SCC_MGR_IO_IN_DELAY_OFFSET;
2315 const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | delay_off;
2316
2317 u32 temp_dq_io_delay1, temp_dq_io_delay2;
2318 int shift_dq, i, p;
2319
2320 /* Initialize data for export structures */
2321 *dqs_margin = delay_max + 1;
2322 *dq_margin = delay_max + 1;
2323
2324 /* add delay to bring centre of all DQ windows to the same "level" */
2325 for (i = 0, p = test_bgn; i < per_dqs; i++, p++) {
2326 /* Use values before divide by 2 to reduce round off error */
2327 shift_dq = (left_edge[i] - right_edge[i] -
2328 (left_edge[min_index] - right_edge[min_index]))/2 +
2329 (orig_mid_min - mid_min);
2330
2331 debug_cond(DLEVEL == 2,
2332 "vfifo_center: before: shift_dq[%u]=%d\n",
2333 i, shift_dq);
2334
2335 temp_dq_io_delay1 = readl(addr + (p << 2));
2336 temp_dq_io_delay2 = readl(addr + (i << 2));
2337
2338 if (shift_dq + temp_dq_io_delay1 > delay_max)
2339 shift_dq = delay_max - temp_dq_io_delay2;
2340 else if (shift_dq + temp_dq_io_delay1 < 0)
2341 shift_dq = -temp_dq_io_delay1;
2342
2343 debug_cond(DLEVEL == 2,
2344 "vfifo_center: after: shift_dq[%u]=%d\n",
2345 i, shift_dq);
2346
2347 if (write)
2348 scc_mgr_set_dq_out1_delay(i, temp_dq_io_delay1 + shift_dq);
2349 else
2350 scc_mgr_set_dq_in_delay(p, temp_dq_io_delay1 + shift_dq);
2351
2352 scc_mgr_load_dq(p);
2353
2354 debug_cond(DLEVEL == 2,
2355 "vfifo_center: margin[%u]=[%d,%d]\n", i,
2356 left_edge[i] - shift_dq + (-mid_min),
2357 right_edge[i] + shift_dq - (-mid_min));
2358
2359 /* To determine values for export structures */
2360 if (left_edge[i] - shift_dq + (-mid_min) < *dq_margin)
2361 *dq_margin = left_edge[i] - shift_dq + (-mid_min);
2362
2363 if (right_edge[i] + shift_dq - (-mid_min) < *dqs_margin)
2364 *dqs_margin = right_edge[i] + shift_dq - (-mid_min);
2365 }
2366
2367}
2368
Marek Vasutac63b9a2015-07-21 04:27:32 +02002369/**
2370 * rw_mgr_mem_calibrate_vfifo_center() - Per-bit deskew DQ and centering
2371 * @rank_bgn: Rank number
2372 * @rw_group: Read/Write Group
2373 * @test_bgn: Rank at which the test begins
2374 * @use_read_test: Perform a read test
2375 * @update_fom: Update FOM
2376 *
2377 * Per-bit deskew DQ and centering.
2378 */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002379static int rw_mgr_mem_calibrate_vfifo_center(const u32 rank_bgn,
2380 const u32 rw_group, const u32 test_bgn,
2381 const int use_read_test, const int update_fom)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002382{
Marek Vasut5d6db442015-07-18 19:57:12 +02002383 const u32 addr =
2384 SDR_PHYGRP_SCCGRP_ADDRESS + SCC_MGR_DQS_IN_DELAY_OFFSET +
Marek Vasut0113c3e2015-07-18 20:42:27 +02002385 (rw_group << 2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002386 /*
2387 * Store these as signed since there are comparisons with
2388 * signed numbers.
2389 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002390 uint32_t sticky_bit_chk;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002391 int32_t left_edge[rwcfg->mem_dq_per_read_dqs];
2392 int32_t right_edge[rwcfg->mem_dq_per_read_dqs];
Dinh Nguyen3da42852015-06-02 22:52:49 -05002393 int32_t orig_mid_min, mid_min;
Marek Vasut160695d2015-08-02 19:10:58 +02002394 int32_t new_dqs, start_dqs, start_dqs_en = 0, final_dqs_en;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002395 int32_t dq_margin, dqs_margin;
Marek Vasut5d6db442015-07-18 19:57:12 +02002396 int i, min_index;
Marek Vasutc4907892015-07-13 02:11:02 +02002397 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002398
Marek Vasut0113c3e2015-07-18 20:42:27 +02002399 debug("%s:%d: %u %u", __func__, __LINE__, rw_group, test_bgn);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002400
Marek Vasut5d6db442015-07-18 19:57:12 +02002401 start_dqs = readl(addr);
Marek Vasut160695d2015-08-02 19:10:58 +02002402 if (iocfg->shift_dqs_en_when_shift_dqs)
2403 start_dqs_en = readl(addr - iocfg->dqs_en_delay_offset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002404
2405 /* set the left and right edge of each bit to an illegal value */
Marek Vasut160695d2015-08-02 19:10:58 +02002406 /* use (iocfg->io_in_delay_max + 1) as an illegal value */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002407 sticky_bit_chk = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002408 for (i = 0; i < rwcfg->mem_dq_per_read_dqs; i++) {
Marek Vasut160695d2015-08-02 19:10:58 +02002409 left_edge[i] = iocfg->io_in_delay_max + 1;
2410 right_edge[i] = iocfg->io_in_delay_max + 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002411 }
2412
Dinh Nguyen3da42852015-06-02 22:52:49 -05002413 /* Search for the left edge of the window for each bit */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002414 search_left_edge(0, rank_bgn, rw_group, rw_group, test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002415 &sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002416 left_edge, right_edge, use_read_test);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002417
Marek Vasutf0712c32015-07-18 08:01:45 +02002418
Dinh Nguyen3da42852015-06-02 22:52:49 -05002419 /* Search for the right edge of the window for each bit */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002420 ret = search_right_edge(0, rank_bgn, rw_group, rw_group,
Marek Vasutc4907892015-07-13 02:11:02 +02002421 start_dqs, start_dqs_en,
Marek Vasut0c4be192015-07-18 20:34:00 +02002422 &sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002423 left_edge, right_edge, use_read_test);
2424 if (ret) {
2425 /*
2426 * Restore delay chain settings before letting the loop
2427 * in rw_mgr_mem_calibrate_vfifo to retry different
2428 * dqs/ck relationships.
2429 */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002430 scc_mgr_set_dqs_bus_in_delay(rw_group, start_dqs);
Marek Vasut160695d2015-08-02 19:10:58 +02002431 if (iocfg->shift_dqs_en_when_shift_dqs)
Marek Vasut0113c3e2015-07-18 20:42:27 +02002432 scc_mgr_set_dqs_en_delay(rw_group, start_dqs_en);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002433
Marek Vasut0113c3e2015-07-18 20:42:27 +02002434 scc_mgr_load_dqs(rw_group);
Marek Vasut1273dd92015-07-12 21:05:08 +02002435 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002436
Marek Vasutc4907892015-07-13 02:11:02 +02002437 debug_cond(DLEVEL == 1,
2438 "%s:%d vfifo_center: failed to find edge [%u]: %d %d",
2439 __func__, __LINE__, i, left_edge[i], right_edge[i]);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002440 if (use_read_test) {
Marek Vasut0113c3e2015-07-18 20:42:27 +02002441 set_failing_group_stage(rw_group *
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002442 rwcfg->mem_dq_per_read_dqs + i,
Marek Vasutc4907892015-07-13 02:11:02 +02002443 CAL_STAGE_VFIFO,
2444 CAL_SUBSTAGE_VFIFO_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002445 } else {
Marek Vasut0113c3e2015-07-18 20:42:27 +02002446 set_failing_group_stage(rw_group *
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002447 rwcfg->mem_dq_per_read_dqs + i,
Marek Vasutc4907892015-07-13 02:11:02 +02002448 CAL_STAGE_VFIFO_AFTER_WRITES,
2449 CAL_SUBSTAGE_VFIFO_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002450 }
Marek Vasut98668242015-07-18 20:44:28 +02002451 return -EIO;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002452 }
2453
Marek Vasutafb3eb82015-07-18 19:18:06 +02002454 min_index = get_window_mid_index(0, left_edge, right_edge, &mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002455
2456 /* Determine the amount we can change DQS (which is -mid_min) */
2457 orig_mid_min = mid_min;
2458 new_dqs = start_dqs - mid_min;
Marek Vasut160695d2015-08-02 19:10:58 +02002459 if (new_dqs > iocfg->dqs_in_delay_max)
2460 new_dqs = iocfg->dqs_in_delay_max;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002461 else if (new_dqs < 0)
2462 new_dqs = 0;
2463
2464 mid_min = start_dqs - new_dqs;
2465 debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
2466 mid_min, new_dqs);
2467
Marek Vasut160695d2015-08-02 19:10:58 +02002468 if (iocfg->shift_dqs_en_when_shift_dqs) {
2469 if (start_dqs_en - mid_min > iocfg->dqs_en_delay_max)
2470 mid_min += start_dqs_en - mid_min - iocfg->dqs_en_delay_max;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002471 else if (start_dqs_en - mid_min < 0)
2472 mid_min += start_dqs_en - mid_min;
2473 }
2474 new_dqs = start_dqs - mid_min;
2475
Marek Vasutf0712c32015-07-18 08:01:45 +02002476 debug_cond(DLEVEL == 1,
2477 "vfifo_center: start_dqs=%d start_dqs_en=%d new_dqs=%d mid_min=%d\n",
2478 start_dqs,
Marek Vasut160695d2015-08-02 19:10:58 +02002479 iocfg->shift_dqs_en_when_shift_dqs ? start_dqs_en : -1,
Dinh Nguyen3da42852015-06-02 22:52:49 -05002480 new_dqs, mid_min);
2481
Marek Vasutffb8b662015-07-18 19:46:26 +02002482 /* Add delay to bring centre of all DQ windows to the same "level". */
2483 center_dq_windows(0, left_edge, right_edge, mid_min, orig_mid_min,
2484 min_index, test_bgn, &dq_margin, &dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002485
Dinh Nguyen3da42852015-06-02 22:52:49 -05002486 /* Move DQS-en */
Marek Vasut160695d2015-08-02 19:10:58 +02002487 if (iocfg->shift_dqs_en_when_shift_dqs) {
Marek Vasut5d6db442015-07-18 19:57:12 +02002488 final_dqs_en = start_dqs_en - mid_min;
Marek Vasut0113c3e2015-07-18 20:42:27 +02002489 scc_mgr_set_dqs_en_delay(rw_group, final_dqs_en);
2490 scc_mgr_load_dqs(rw_group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002491 }
2492
2493 /* Move DQS */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002494 scc_mgr_set_dqs_bus_in_delay(rw_group, new_dqs);
2495 scc_mgr_load_dqs(rw_group);
Marek Vasutf0712c32015-07-18 08:01:45 +02002496 debug_cond(DLEVEL == 2,
2497 "%s:%d vfifo_center: dq_margin=%d dqs_margin=%d",
2498 __func__, __LINE__, dq_margin, dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002499
2500 /*
2501 * Do not remove this line as it makes sure all of our decisions
2502 * have been applied. Apply the update bit.
2503 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002504 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002505
Marek Vasut98668242015-07-18 20:44:28 +02002506 if ((dq_margin < 0) || (dqs_margin < 0))
2507 return -EINVAL;
2508
2509 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002510}
2511
Marek Vasutbce24ef2015-07-17 03:16:45 +02002512/**
Marek Vasut04372fb2015-07-18 02:46:56 +02002513 * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
2514 * @rw_group: Read/Write Group
2515 * @phase: DQ/DQS phase
2516 *
2517 * Because initially no communication ca be reliably performed with the memory
2518 * device, the sequencer uses a guaranteed write mechanism to write data into
2519 * the memory device.
2520 */
2521static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
2522 const u32 phase)
2523{
Marek Vasut04372fb2015-07-18 02:46:56 +02002524 int ret;
2525
2526 /* Set a particular DQ/DQS phase. */
2527 scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
2528
2529 debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
2530 __func__, __LINE__, rw_group, phase);
2531
2532 /*
2533 * Altera EMI_RM 2015.05.04 :: Figure 1-25
2534 * Load up the patterns used by read calibration using the
2535 * current DQDQS phase.
2536 */
2537 rw_mgr_mem_calibrate_read_load_patterns(0, 1);
2538
2539 if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
2540 return 0;
2541
2542 /*
2543 * Altera EMI_RM 2015.05.04 :: Figure 1-26
2544 * Back-to-Back reads of the patterns used for calibration.
2545 */
Marek Vasutd844c7d2015-07-18 03:55:07 +02002546 ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2547 if (ret)
Marek Vasut04372fb2015-07-18 02:46:56 +02002548 debug_cond(DLEVEL == 1,
2549 "%s:%d Guaranteed read test failed: g=%u p=%u\n",
2550 __func__, __LINE__, rw_group, phase);
Marek Vasutd844c7d2015-07-18 03:55:07 +02002551 return ret;
Marek Vasut04372fb2015-07-18 02:46:56 +02002552}
2553
2554/**
Marek Vasutf09da112015-07-18 02:57:32 +02002555 * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2556 * @rw_group: Read/Write Group
2557 * @test_bgn: Rank at which the test begins
2558 *
2559 * DQS enable calibration ensures reliable capture of the DQ signal without
2560 * glitches on the DQS line.
2561 */
2562static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2563 const u32 test_bgn)
2564{
Marek Vasutf09da112015-07-18 02:57:32 +02002565 /*
2566 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2567 * DQS and DQS Eanble Signal Relationships.
2568 */
Marek Vasut28ea8272015-07-18 04:28:42 +02002569
2570 /* We start at zero, so have one less dq to devide among */
Marek Vasut160695d2015-08-02 19:10:58 +02002571 const u32 delay_step = iocfg->io_in_delay_max /
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002572 (rwcfg->mem_dq_per_read_dqs - 1);
Marek Vasut914546e2015-07-20 09:20:42 +02002573 int ret;
Marek Vasut28ea8272015-07-18 04:28:42 +02002574 u32 i, p, d, r;
2575
2576 debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
2577
2578 /* Try different dq_in_delays since the DQ path is shorter than DQS. */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002579 for (r = 0; r < rwcfg->mem_number_of_ranks;
Marek Vasut28ea8272015-07-18 04:28:42 +02002580 r += NUM_RANKS_PER_SHADOW_REG) {
2581 for (i = 0, p = test_bgn, d = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002582 i < rwcfg->mem_dq_per_read_dqs;
Marek Vasut28ea8272015-07-18 04:28:42 +02002583 i++, p++, d += delay_step) {
2584 debug_cond(DLEVEL == 1,
2585 "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
2586 __func__, __LINE__, rw_group, r, i, p, d);
2587
2588 scc_mgr_set_dq_in_delay(p, d);
2589 scc_mgr_load_dq(p);
2590 }
2591
2592 writel(0, &sdr_scc_mgr->update);
2593 }
2594
2595 /*
2596 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
2597 * dq_in_delay values
2598 */
Marek Vasut914546e2015-07-20 09:20:42 +02002599 ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
Marek Vasut28ea8272015-07-18 04:28:42 +02002600
2601 debug_cond(DLEVEL == 1,
2602 "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
Marek Vasut914546e2015-07-20 09:20:42 +02002603 __func__, __LINE__, rw_group, !ret);
Marek Vasut28ea8272015-07-18 04:28:42 +02002604
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002605 for (r = 0; r < rwcfg->mem_number_of_ranks;
Marek Vasut28ea8272015-07-18 04:28:42 +02002606 r += NUM_RANKS_PER_SHADOW_REG) {
2607 scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
2608 writel(0, &sdr_scc_mgr->update);
2609 }
2610
Marek Vasut914546e2015-07-20 09:20:42 +02002611 return ret;
Marek Vasutf09da112015-07-18 02:57:32 +02002612}
2613
2614/**
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002615 * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
2616 * @rw_group: Read/Write Group
2617 * @test_bgn: Rank at which the test begins
2618 * @use_read_test: Perform a read test
2619 * @update_fom: Update FOM
2620 *
2621 * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
2622 * within a group.
2623 */
2624static int
2625rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
2626 const int use_read_test,
2627 const int update_fom)
2628
2629{
2630 int ret, grp_calibrated;
2631 u32 rank_bgn, sr;
2632
2633 /*
2634 * Altera EMI_RM 2015.05.04 :: Figure 1-28
2635 * Read per-bit deskew can be done on a per shadow register basis.
2636 */
2637 grp_calibrated = 1;
2638 for (rank_bgn = 0, sr = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002639 rank_bgn < rwcfg->mem_number_of_ranks;
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002640 rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002641 ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
Marek Vasut0113c3e2015-07-18 20:42:27 +02002642 test_bgn,
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002643 use_read_test,
2644 update_fom);
Marek Vasut98668242015-07-18 20:44:28 +02002645 if (!ret)
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002646 continue;
2647
2648 grp_calibrated = 0;
2649 }
2650
2651 if (!grp_calibrated)
2652 return -EIO;
2653
2654 return 0;
2655}
2656
2657/**
Marek Vasutbce24ef2015-07-17 03:16:45 +02002658 * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2659 * @rw_group: Read/Write Group
2660 * @test_bgn: Rank at which the test begins
Dinh Nguyen3da42852015-06-02 22:52:49 -05002661 *
Marek Vasutbce24ef2015-07-17 03:16:45 +02002662 * Stage 1: Calibrate the read valid prediction FIFO.
2663 *
2664 * This function implements UniPHY calibration Stage 1, as explained in
2665 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2666 *
2667 * - read valid prediction will consist of finding:
2668 * - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2669 * - DQS input phase and DQS input delay (DQ/DQS Centering)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002670 * - we also do a per-bit deskew on the DQ lines.
2671 */
Marek Vasutc336ca32015-07-17 04:24:18 +02002672static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002673{
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002674 uint32_t p, d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002675 uint32_t dtaps_per_ptap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002676 uint32_t failed_substage;
2677
Marek Vasut04372fb2015-07-18 02:46:56 +02002678 int ret;
2679
Marek Vasutc336ca32015-07-17 04:24:18 +02002680 debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002681
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002682 /* Update info for sims */
2683 reg_file_set_group(rw_group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002684 reg_file_set_stage(CAL_STAGE_VFIFO);
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002685 reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002686
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002687 failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
2688
2689 /* USER Determine number of delay taps for each phase tap. */
Marek Vasut160695d2015-08-02 19:10:58 +02002690 dtaps_per_ptap = DIV_ROUND_UP(iocfg->delay_per_opa_tap,
2691 iocfg->delay_per_dqs_en_dchain_tap) - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002692
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002693 for (d = 0; d <= dtaps_per_ptap; d += 2) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002694 /*
2695 * In RLDRAMX we may be messing the delay of pins in
Marek Vasutc336ca32015-07-17 04:24:18 +02002696 * the same write rw_group but outside of the current read
2697 * the rw_group, but that's ok because we haven't calibrated
Marek Vasutac70d2f2015-07-17 03:44:26 +02002698 * output side yet.
Dinh Nguyen3da42852015-06-02 22:52:49 -05002699 */
2700 if (d > 0) {
Marek Vasutf51a7d32015-07-19 02:18:21 +02002701 scc_mgr_apply_group_all_out_delay_add_all_ranks(
Marek Vasutc336ca32015-07-17 04:24:18 +02002702 rw_group, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002703 }
2704
Marek Vasut160695d2015-08-02 19:10:58 +02002705 for (p = 0; p <= iocfg->dqdqs_out_phase_max; p++) {
Marek Vasut04372fb2015-07-18 02:46:56 +02002706 /* 1) Guaranteed Write */
2707 ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
2708 if (ret)
2709 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002710
Marek Vasutf09da112015-07-18 02:57:32 +02002711 /* 2) DQS Enable Calibration */
2712 ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2713 test_bgn);
2714 if (ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002715 failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002716 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002717 }
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002718
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002719 /* 3) Centering DQ/DQS */
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002720 /*
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002721 * If doing read after write calibration, do not update
2722 * FOM now. Do it then.
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002723 */
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002724 ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
2725 test_bgn, 1, 0);
2726 if (ret) {
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002727 failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002728 continue;
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002729 }
2730
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002731 /* All done. */
2732 goto cal_done_ok;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002733 }
2734 }
2735
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002736 /* Calibration Stage 1 failed. */
Marek Vasutc336ca32015-07-17 04:24:18 +02002737 set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002738 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002739
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002740 /* Calibration Stage 1 completed OK. */
2741cal_done_ok:
Dinh Nguyen3da42852015-06-02 22:52:49 -05002742 /*
2743 * Reset the delay chains back to zero if they have moved > 1
2744 * (check for > 1 because loop will increase d even when pass in
2745 * first case).
2746 */
2747 if (d > 2)
Marek Vasutc336ca32015-07-17 04:24:18 +02002748 scc_mgr_zero_group(rw_group, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002749
2750 return 1;
2751}
2752
Marek Vasut78cdd7d2015-07-18 05:58:44 +02002753/**
2754 * rw_mgr_mem_calibrate_vfifo_end() - DQ/DQS Centering.
2755 * @rw_group: Read/Write Group
2756 * @test_bgn: Rank at which the test begins
2757 *
2758 * Stage 3: DQ/DQS Centering.
2759 *
2760 * This function implements UniPHY calibration Stage 3, as explained in
2761 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2762 */
2763static int rw_mgr_mem_calibrate_vfifo_end(const u32 rw_group,
2764 const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002765{
Marek Vasut78cdd7d2015-07-18 05:58:44 +02002766 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002767
Marek Vasut78cdd7d2015-07-18 05:58:44 +02002768 debug("%s:%d %u %u", __func__, __LINE__, rw_group, test_bgn);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002769
Marek Vasut78cdd7d2015-07-18 05:58:44 +02002770 /* Update info for sims. */
2771 reg_file_set_group(rw_group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002772 reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
2773 reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
2774
Marek Vasut78cdd7d2015-07-18 05:58:44 +02002775 ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group, test_bgn, 0, 1);
2776 if (ret)
2777 set_failing_group_stage(rw_group,
Dinh Nguyen3da42852015-06-02 22:52:49 -05002778 CAL_STAGE_VFIFO_AFTER_WRITES,
2779 CAL_SUBSTAGE_VFIFO_CENTER);
Marek Vasut78cdd7d2015-07-18 05:58:44 +02002780 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002781}
2782
Marek Vasutc9842782015-07-21 06:18:57 +02002783/**
2784 * rw_mgr_mem_calibrate_lfifo() - Minimize latency
2785 *
2786 * Stage 4: Minimize latency.
2787 *
2788 * This function implements UniPHY calibration Stage 4, as explained in
2789 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2790 * Calibrate LFIFO to find smallest read latency.
2791 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002792static uint32_t rw_mgr_mem_calibrate_lfifo(void)
2793{
Marek Vasutc9842782015-07-21 06:18:57 +02002794 int found_one = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002795
2796 debug("%s:%d\n", __func__, __LINE__);
2797
Marek Vasutc9842782015-07-21 06:18:57 +02002798 /* Update info for sims. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002799 reg_file_set_stage(CAL_STAGE_LFIFO);
2800 reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
2801
2802 /* Load up the patterns used by read calibration for all ranks */
2803 rw_mgr_mem_calibrate_read_load_patterns(0, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002804
Dinh Nguyen3da42852015-06-02 22:52:49 -05002805 do {
Marek Vasut1273dd92015-07-12 21:05:08 +02002806 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002807 debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
2808 __func__, __LINE__, gbl->curr_read_lat);
2809
Marek Vasutc9842782015-07-21 06:18:57 +02002810 if (!rw_mgr_mem_calibrate_read_test_all_ranks(0, NUM_READ_TESTS,
2811 PASS_ALL_BITS, 1))
Dinh Nguyen3da42852015-06-02 22:52:49 -05002812 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002813
2814 found_one = 1;
Marek Vasutc9842782015-07-21 06:18:57 +02002815 /*
2816 * Reduce read latency and see if things are
2817 * working correctly.
2818 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002819 gbl->curr_read_lat--;
2820 } while (gbl->curr_read_lat > 0);
2821
Marek Vasutc9842782015-07-21 06:18:57 +02002822 /* Reset the fifos to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02002823 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002824
2825 if (found_one) {
Marek Vasutc9842782015-07-21 06:18:57 +02002826 /* Add a fudge factor to the read latency that was determined */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002827 gbl->curr_read_lat += 2;
Marek Vasut1273dd92015-07-12 21:05:08 +02002828 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Marek Vasutc9842782015-07-21 06:18:57 +02002829 debug_cond(DLEVEL == 2,
2830 "%s:%d lfifo: success: using read_lat=%u\n",
2831 __func__, __LINE__, gbl->curr_read_lat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002832 } else {
2833 set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
2834 CAL_SUBSTAGE_READ_LATENCY);
2835
Marek Vasutc9842782015-07-21 06:18:57 +02002836 debug_cond(DLEVEL == 2,
2837 "%s:%d lfifo: failed at initial read_lat=%u\n",
2838 __func__, __LINE__, gbl->curr_read_lat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002839 }
Marek Vasutc9842782015-07-21 06:18:57 +02002840
2841 return found_one;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002842}
2843
Marek Vasutc8570af2015-07-21 05:26:58 +02002844/**
2845 * search_window() - Search for the/part of the window with DM/DQS shift
2846 * @search_dm: If 1, search for the DM shift, if 0, search for DQS shift
2847 * @rank_bgn: Rank number
2848 * @write_group: Write Group
2849 * @bgn_curr: Current window begin
2850 * @end_curr: Current window end
2851 * @bgn_best: Current best window begin
2852 * @end_best: Current best window end
2853 * @win_best: Size of the best window
2854 * @new_dqs: New DQS value (only applicable if search_dm = 0).
2855 *
2856 * Search for the/part of the window with DM/DQS shift.
2857 */
2858static void search_window(const int search_dm,
2859 const u32 rank_bgn, const u32 write_group,
2860 int *bgn_curr, int *end_curr, int *bgn_best,
2861 int *end_best, int *win_best, int new_dqs)
2862{
2863 u32 bit_chk;
Marek Vasut160695d2015-08-02 19:10:58 +02002864 const int max = iocfg->io_out1_delay_max - new_dqs;
Marek Vasutc8570af2015-07-21 05:26:58 +02002865 int d, di;
2866
2867 /* Search for the/part of the window with DM/DQS shift. */
2868 for (di = max; di >= 0; di -= DELTA_D) {
2869 if (search_dm) {
2870 d = di;
2871 scc_mgr_apply_group_dm_out1_delay(d);
2872 } else {
2873 /* For DQS, we go from 0...max */
2874 d = max - di;
2875 /*
2876 * Note: This only shifts DQS, so are we limiting ourselve to
2877 * width of DQ unnecessarily.
2878 */
2879 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2880 d + new_dqs);
2881 }
2882
2883 writel(0, &sdr_scc_mgr->update);
2884
2885 if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
2886 PASS_ALL_BITS, &bit_chk,
2887 0)) {
2888 /* Set current end of the window. */
2889 *end_curr = search_dm ? -d : d;
2890
2891 /*
2892 * If a starting edge of our window has not been seen
2893 * this is our current start of the DM window.
2894 */
Marek Vasut160695d2015-08-02 19:10:58 +02002895 if (*bgn_curr == iocfg->io_out1_delay_max + 1)
Marek Vasutc8570af2015-07-21 05:26:58 +02002896 *bgn_curr = search_dm ? -d : d;
2897
2898 /*
2899 * If current window is bigger than best seen.
2900 * Set best seen to be current window.
2901 */
2902 if ((*end_curr - *bgn_curr + 1) > *win_best) {
2903 *win_best = *end_curr - *bgn_curr + 1;
2904 *bgn_best = *bgn_curr;
2905 *end_best = *end_curr;
2906 }
2907 } else {
2908 /* We just saw a failing test. Reset temp edge. */
Marek Vasut160695d2015-08-02 19:10:58 +02002909 *bgn_curr = iocfg->io_out1_delay_max + 1;
2910 *end_curr = iocfg->io_out1_delay_max + 1;
Marek Vasutc8570af2015-07-21 05:26:58 +02002911
2912 /* Early exit is only applicable to DQS. */
2913 if (search_dm)
2914 continue;
2915
2916 /*
2917 * Early exit optimization: if the remaining delay
2918 * chain space is less than already seen largest
2919 * window we can exit.
2920 */
Marek Vasut160695d2015-08-02 19:10:58 +02002921 if (*win_best - 1 > iocfg->io_out1_delay_max - new_dqs - d)
Marek Vasutc8570af2015-07-21 05:26:58 +02002922 break;
2923 }
2924 }
2925}
2926
Dinh Nguyen3da42852015-06-02 22:52:49 -05002927/*
Marek Vasuta386a502015-07-21 05:33:49 +02002928 * rw_mgr_mem_calibrate_writes_center() - Center all windows
2929 * @rank_bgn: Rank number
2930 * @write_group: Write group
2931 * @test_bgn: Rank at which the test begins
2932 *
2933 * Center all windows. Do per-bit-deskew to possibly increase size of
Dinh Nguyen3da42852015-06-02 22:52:49 -05002934 * certain windows.
2935 */
Marek Vasut3b44f552015-07-21 05:00:42 +02002936static int
2937rw_mgr_mem_calibrate_writes_center(const u32 rank_bgn, const u32 write_group,
2938 const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002939{
Marek Vasutc8570af2015-07-21 05:26:58 +02002940 int i;
Marek Vasut3b44f552015-07-21 05:00:42 +02002941 u32 sticky_bit_chk;
2942 u32 min_index;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002943 int left_edge[rwcfg->mem_dq_per_write_dqs];
2944 int right_edge[rwcfg->mem_dq_per_write_dqs];
Marek Vasut3b44f552015-07-21 05:00:42 +02002945 int mid;
2946 int mid_min, orig_mid_min;
2947 int new_dqs, start_dqs;
2948 int dq_margin, dqs_margin, dm_margin;
Marek Vasut160695d2015-08-02 19:10:58 +02002949 int bgn_curr = iocfg->io_out1_delay_max + 1;
2950 int end_curr = iocfg->io_out1_delay_max + 1;
2951 int bgn_best = iocfg->io_out1_delay_max + 1;
2952 int end_best = iocfg->io_out1_delay_max + 1;
Marek Vasut3b44f552015-07-21 05:00:42 +02002953 int win_best = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002954
Marek Vasutc4907892015-07-13 02:11:02 +02002955 int ret;
2956
Dinh Nguyen3da42852015-06-02 22:52:49 -05002957 debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
2958
2959 dm_margin = 0;
2960
Marek Vasutc6540872015-07-21 05:29:05 +02002961 start_dqs = readl((SDR_PHYGRP_SCCGRP_ADDRESS |
2962 SCC_MGR_IO_OUT1_DELAY_OFFSET) +
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002963 (rwcfg->mem_dq_per_write_dqs << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05002964
Marek Vasut3b44f552015-07-21 05:00:42 +02002965 /* Per-bit deskew. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002966
2967 /*
Marek Vasut3b44f552015-07-21 05:00:42 +02002968 * Set the left and right edge of each bit to an illegal value.
Marek Vasut160695d2015-08-02 19:10:58 +02002969 * Use (iocfg->io_out1_delay_max + 1) as an illegal value.
Dinh Nguyen3da42852015-06-02 22:52:49 -05002970 */
2971 sticky_bit_chk = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02002972 for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
Marek Vasut160695d2015-08-02 19:10:58 +02002973 left_edge[i] = iocfg->io_out1_delay_max + 1;
2974 right_edge[i] = iocfg->io_out1_delay_max + 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002975 }
2976
Marek Vasut3b44f552015-07-21 05:00:42 +02002977 /* Search for the left edge of the window for each bit. */
Marek Vasut71120772015-07-13 02:38:15 +02002978 search_left_edge(1, rank_bgn, write_group, 0, test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002979 &sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002980 left_edge, right_edge, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002981
Marek Vasut3b44f552015-07-21 05:00:42 +02002982 /* Search for the right edge of the window for each bit. */
Marek Vasutc4907892015-07-13 02:11:02 +02002983 ret = search_right_edge(1, rank_bgn, write_group, 0,
2984 start_dqs, 0,
Marek Vasut0c4be192015-07-18 20:34:00 +02002985 &sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002986 left_edge, right_edge, 0);
2987 if (ret) {
2988 set_failing_group_stage(test_bgn + ret - 1, CAL_STAGE_WRITES,
2989 CAL_SUBSTAGE_WRITES_CENTER);
Marek Vasutd043ee52015-07-21 05:32:49 +02002990 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002991 }
2992
Marek Vasutafb3eb82015-07-18 19:18:06 +02002993 min_index = get_window_mid_index(1, left_edge, right_edge, &mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002994
Marek Vasut3b44f552015-07-21 05:00:42 +02002995 /* Determine the amount we can change DQS (which is -mid_min). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002996 orig_mid_min = mid_min;
2997 new_dqs = start_dqs;
2998 mid_min = 0;
Marek Vasut3b44f552015-07-21 05:00:42 +02002999 debug_cond(DLEVEL == 1,
3000 "%s:%d write_center: start_dqs=%d new_dqs=%d mid_min=%d\n",
3001 __func__, __LINE__, start_dqs, new_dqs, mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003002
Marek Vasutffb8b662015-07-18 19:46:26 +02003003 /* Add delay to bring centre of all DQ windows to the same "level". */
3004 center_dq_windows(1, left_edge, right_edge, mid_min, orig_mid_min,
3005 min_index, 0, &dq_margin, &dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003006
3007 /* Move DQS */
3008 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
Marek Vasut1273dd92015-07-12 21:05:08 +02003009 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003010
3011 /* Centre DM */
3012 debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
3013
3014 /*
Marek Vasut3b44f552015-07-21 05:00:42 +02003015 * Set the left and right edge of each bit to an illegal value.
Marek Vasut160695d2015-08-02 19:10:58 +02003016 * Use (iocfg->io_out1_delay_max + 1) as an illegal value.
Dinh Nguyen3da42852015-06-02 22:52:49 -05003017 */
Marek Vasut160695d2015-08-02 19:10:58 +02003018 left_edge[0] = iocfg->io_out1_delay_max + 1;
3019 right_edge[0] = iocfg->io_out1_delay_max + 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003020
Marek Vasut3b44f552015-07-21 05:00:42 +02003021 /* Search for the/part of the window with DM shift. */
Marek Vasutc8570af2015-07-21 05:26:58 +02003022 search_window(1, rank_bgn, write_group, &bgn_curr, &end_curr,
3023 &bgn_best, &end_best, &win_best, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003024
Marek Vasut3b44f552015-07-21 05:00:42 +02003025 /* Reset DM delay chains to 0. */
Marek Vasut32675242015-07-17 06:07:13 +02003026 scc_mgr_apply_group_dm_out1_delay(0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003027
3028 /*
3029 * Check to see if the current window nudges up aganist 0 delay.
3030 * If so we need to continue the search by shifting DQS otherwise DQS
Marek Vasut3b44f552015-07-21 05:00:42 +02003031 * search begins as a new search.
3032 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003033 if (end_curr != 0) {
Marek Vasut160695d2015-08-02 19:10:58 +02003034 bgn_curr = iocfg->io_out1_delay_max + 1;
3035 end_curr = iocfg->io_out1_delay_max + 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003036 }
3037
Marek Vasut3b44f552015-07-21 05:00:42 +02003038 /* Search for the/part of the window with DQS shifts. */
Marek Vasutc8570af2015-07-21 05:26:58 +02003039 search_window(0, rank_bgn, write_group, &bgn_curr, &end_curr,
3040 &bgn_best, &end_best, &win_best, new_dqs);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003041
Marek Vasut3b44f552015-07-21 05:00:42 +02003042 /* Assign left and right edge for cal and reporting. */
3043 left_edge[0] = -1 * bgn_best;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003044 right_edge[0] = end_best;
3045
Marek Vasut3b44f552015-07-21 05:00:42 +02003046 debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n",
3047 __func__, __LINE__, left_edge[0], right_edge[0]);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003048
Marek Vasut3b44f552015-07-21 05:00:42 +02003049 /* Move DQS (back to orig). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003050 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
3051
3052 /* Move DM */
3053
Marek Vasut3b44f552015-07-21 05:00:42 +02003054 /* Find middle of window for the DM bit. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003055 mid = (left_edge[0] - right_edge[0]) / 2;
3056
Marek Vasut3b44f552015-07-21 05:00:42 +02003057 /* Only move right, since we are not moving DQS/DQ. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003058 if (mid < 0)
3059 mid = 0;
3060
Marek Vasut3b44f552015-07-21 05:00:42 +02003061 /* dm_marign should fail if we never find a window. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003062 if (win_best == 0)
3063 dm_margin = -1;
3064 else
3065 dm_margin = left_edge[0] - mid;
3066
Marek Vasut32675242015-07-17 06:07:13 +02003067 scc_mgr_apply_group_dm_out1_delay(mid);
Marek Vasut1273dd92015-07-12 21:05:08 +02003068 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003069
Marek Vasut3b44f552015-07-21 05:00:42 +02003070 debug_cond(DLEVEL == 2,
3071 "%s:%d dm_calib: left=%d right=%d mid=%d dm_margin=%d\n",
3072 __func__, __LINE__, left_edge[0], right_edge[0],
3073 mid, dm_margin);
3074 /* Export values. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003075 gbl->fom_out += dq_margin + dqs_margin;
3076
Marek Vasut3b44f552015-07-21 05:00:42 +02003077 debug_cond(DLEVEL == 2,
3078 "%s:%d write_center: dq_margin=%d dqs_margin=%d dm_margin=%d\n",
3079 __func__, __LINE__, dq_margin, dqs_margin, dm_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003080
3081 /*
3082 * Do not remove this line as it makes sure all of our
3083 * decisions have been applied.
3084 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003085 writel(0, &sdr_scc_mgr->update);
Marek Vasut3b44f552015-07-21 05:00:42 +02003086
Marek Vasutd043ee52015-07-21 05:32:49 +02003087 if ((dq_margin < 0) || (dqs_margin < 0) || (dm_margin < 0))
3088 return -EINVAL;
3089
3090 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003091}
3092
Marek Vasutdb3a6062015-07-18 07:23:25 +02003093/**
3094 * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3095 * @rank_bgn: Rank number
3096 * @group: Read/Write Group
3097 * @test_bgn: Rank at which the test begins
3098 *
3099 * Stage 2: Write Calibration Part One.
3100 *
3101 * This function implements UniPHY calibration Stage 2, as explained in
3102 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3103 */
3104static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3105 const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003106{
Marek Vasutdb3a6062015-07-18 07:23:25 +02003107 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003108
Marek Vasutdb3a6062015-07-18 07:23:25 +02003109 /* Update info for sims */
3110 debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3111
3112 reg_file_set_group(group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003113 reg_file_set_stage(CAL_STAGE_WRITES);
3114 reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
3115
Marek Vasutdb3a6062015-07-18 07:23:25 +02003116 ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
Marek Vasutd043ee52015-07-21 05:32:49 +02003117 if (ret)
Marek Vasutdb3a6062015-07-18 07:23:25 +02003118 set_failing_group_stage(group, CAL_STAGE_WRITES,
Dinh Nguyen3da42852015-06-02 22:52:49 -05003119 CAL_SUBSTAGE_WRITES_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003120
Marek Vasutd043ee52015-07-21 05:32:49 +02003121 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003122}
3123
Marek Vasut4b0ac262015-07-20 07:33:33 +02003124/**
3125 * mem_precharge_and_activate() - Precharge all banks and activate
3126 *
3127 * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
3128 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003129static void mem_precharge_and_activate(void)
3130{
Marek Vasut4b0ac262015-07-20 07:33:33 +02003131 int r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003132
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003133 for (r = 0; r < rwcfg->mem_number_of_ranks; r++) {
Marek Vasut4b0ac262015-07-20 07:33:33 +02003134 /* Set rank. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003135 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
3136
Marek Vasut4b0ac262015-07-20 07:33:33 +02003137 /* Precharge all banks. */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003138 writel(rwcfg->precharge_all, SDR_PHYGRP_RWMGRGRP_ADDRESS |
Marek Vasut1273dd92015-07-12 21:05:08 +02003139 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003140
Marek Vasut1273dd92015-07-12 21:05:08 +02003141 writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003142 writel(rwcfg->activate_0_and_1_wait1,
Marek Vasut1273dd92015-07-12 21:05:08 +02003143 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003144
Marek Vasut1273dd92015-07-12 21:05:08 +02003145 writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003146 writel(rwcfg->activate_0_and_1_wait2,
Marek Vasut1273dd92015-07-12 21:05:08 +02003147 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003148
Marek Vasut4b0ac262015-07-20 07:33:33 +02003149 /* Activate rows. */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003150 writel(rwcfg->activate_0_and_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
Marek Vasut1273dd92015-07-12 21:05:08 +02003151 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003152 }
3153}
3154
Marek Vasut16502a02015-07-17 01:57:41 +02003155/**
3156 * mem_init_latency() - Configure memory RLAT and WLAT settings
3157 *
3158 * Configure memory RLAT and WLAT parameters.
3159 */
3160static void mem_init_latency(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003161{
Marek Vasut16502a02015-07-17 01:57:41 +02003162 /*
3163 * For AV/CV, LFIFO is hardened and always runs at full rate
3164 * so max latency in AFI clocks, used here, is correspondingly
3165 * smaller.
3166 */
3167 const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
3168 u32 rlat, wlat;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003169
3170 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut16502a02015-07-17 01:57:41 +02003171
3172 /*
3173 * Read in write latency.
3174 * WL for Hard PHY does not include additive latency.
3175 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003176 wlat = readl(&data_mgr->t_wl_add);
3177 wlat += readl(&data_mgr->mem_t_add);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003178
Marek Vasut16502a02015-07-17 01:57:41 +02003179 gbl->rw_wl_nop_cycles = wlat - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003180
Marek Vasut16502a02015-07-17 01:57:41 +02003181 /* Read in readl latency. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003182 rlat = readl(&data_mgr->t_rl_add);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003183
Marek Vasut16502a02015-07-17 01:57:41 +02003184 /* Set a pretty high read latency initially. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003185 gbl->curr_read_lat = rlat + 16;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003186 if (gbl->curr_read_lat > max_latency)
3187 gbl->curr_read_lat = max_latency;
3188
Marek Vasut1273dd92015-07-12 21:05:08 +02003189 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003190
Marek Vasut16502a02015-07-17 01:57:41 +02003191 /* Advertise write latency. */
3192 writel(wlat, &phy_mgr_cfg->afi_wlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003193}
3194
Marek Vasut51cea0b2015-07-26 10:54:15 +02003195/**
3196 * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
3197 *
3198 * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
3199 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003200static void mem_skip_calibrate(void)
3201{
3202 uint32_t vfifo_offset;
3203 uint32_t i, j, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003204
3205 debug("%s:%d\n", __func__, __LINE__);
3206 /* Need to update every shadow register set used by the interface */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003207 for (r = 0; r < rwcfg->mem_number_of_ranks;
Marek Vasut51cea0b2015-07-26 10:54:15 +02003208 r += NUM_RANKS_PER_SHADOW_REG) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05003209 /*
3210 * Set output phase alignment settings appropriate for
3211 * skip calibration.
3212 */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003213 for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05003214 scc_mgr_set_dqs_en_phase(i, 0);
Marek Vasut160695d2015-08-02 19:10:58 +02003215 if (iocfg->dll_chain_length == 6)
3216 scc_mgr_set_dqdqs_output_phase(i, 6);
3217 else
3218 scc_mgr_set_dqdqs_output_phase(i, 7);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003219 /*
3220 * Case:33398
3221 *
3222 * Write data arrives to the I/O two cycles before write
3223 * latency is reached (720 deg).
3224 * -> due to bit-slip in a/c bus
3225 * -> to allow board skew where dqs is longer than ck
3226 * -> how often can this happen!?
3227 * -> can claim back some ptaps for high freq
3228 * support if we can relax this, but i digress...
3229 *
3230 * The write_clk leads mem_ck by 90 deg
3231 * The minimum ptap of the OPA is 180 deg
3232 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
3233 * The write_clk is always delayed by 2 ptaps
3234 *
3235 * Hence, to make DQS aligned to CK, we need to delay
3236 * DQS by:
Marek Vasut160695d2015-08-02 19:10:58 +02003237 * (720 - 90 - 180 - 2 * (360 / iocfg->dll_chain_length))
Dinh Nguyen3da42852015-06-02 22:52:49 -05003238 *
Marek Vasut160695d2015-08-02 19:10:58 +02003239 * Dividing the above by (360 / iocfg->dll_chain_length)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003240 * gives us the number of ptaps, which simplies to:
3241 *
Marek Vasut160695d2015-08-02 19:10:58 +02003242 * (1.25 * iocfg->dll_chain_length - 2)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003243 */
Marek Vasut51cea0b2015-07-26 10:54:15 +02003244 scc_mgr_set_dqdqs_output_phase(i,
Marek Vasut160695d2015-08-02 19:10:58 +02003245 1.25 * iocfg->dll_chain_length - 2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003246 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003247 writel(0xff, &sdr_scc_mgr->dqs_ena);
3248 writel(0xff, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003249
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003250 for (i = 0; i < rwcfg->mem_if_write_dqs_width; i++) {
Marek Vasut1273dd92015-07-12 21:05:08 +02003251 writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
3252 SCC_MGR_GROUP_COUNTER_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003253 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003254 writel(0xff, &sdr_scc_mgr->dq_ena);
3255 writel(0xff, &sdr_scc_mgr->dm_ena);
3256 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003257 }
3258
3259 /* Compensate for simulation model behaviour */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003260 for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05003261 scc_mgr_set_dqs_bus_in_delay(i, 10);
3262 scc_mgr_load_dqs(i);
3263 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003264 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003265
3266 /*
3267 * ArriaV has hard FIFOs that can only be initialized by incrementing
3268 * in sequencer.
3269 */
3270 vfifo_offset = CALIB_VFIFO_OFFSET;
Marek Vasut51cea0b2015-07-26 10:54:15 +02003271 for (j = 0; j < vfifo_offset; j++)
Marek Vasut1273dd92015-07-12 21:05:08 +02003272 writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
Marek Vasut1273dd92015-07-12 21:05:08 +02003273 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003274
3275 /*
Marek Vasut51cea0b2015-07-26 10:54:15 +02003276 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
3277 * setting from generation-time constant.
Dinh Nguyen3da42852015-06-02 22:52:49 -05003278 */
3279 gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
Marek Vasut1273dd92015-07-12 21:05:08 +02003280 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003281}
3282
Marek Vasut3589fbf2015-07-20 04:34:51 +02003283/**
3284 * mem_calibrate() - Memory calibration entry point.
3285 *
3286 * Perform memory calibration.
3287 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003288static uint32_t mem_calibrate(void)
3289{
3290 uint32_t i;
3291 uint32_t rank_bgn, sr;
3292 uint32_t write_group, write_test_bgn;
3293 uint32_t read_group, read_test_bgn;
3294 uint32_t run_groups, current_run;
3295 uint32_t failing_groups = 0;
3296 uint32_t group_failed = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003297
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003298 const u32 rwdqs_ratio = rwcfg->mem_if_read_dqs_width /
3299 rwcfg->mem_if_write_dqs_width;
Marek Vasut33c42bb2015-07-17 02:21:47 +02003300
Dinh Nguyen3da42852015-06-02 22:52:49 -05003301 debug("%s:%d\n", __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003302
Marek Vasut16502a02015-07-17 01:57:41 +02003303 /* Initialize the data settings */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003304 gbl->error_substage = CAL_SUBSTAGE_NIL;
3305 gbl->error_stage = CAL_STAGE_NIL;
3306 gbl->error_group = 0xff;
3307 gbl->fom_in = 0;
3308 gbl->fom_out = 0;
3309
Marek Vasut16502a02015-07-17 01:57:41 +02003310 /* Initialize WLAT and RLAT. */
3311 mem_init_latency();
3312
3313 /* Initialize bit slips. */
3314 mem_precharge_and_activate();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003315
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003316 for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
Marek Vasut1273dd92015-07-12 21:05:08 +02003317 writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
3318 SCC_MGR_GROUP_COUNTER_OFFSET);
Marek Vasutfa5d8212015-07-19 01:34:43 +02003319 /* Only needed once to set all groups, pins, DQ, DQS, DM. */
3320 if (i == 0)
3321 scc_mgr_set_hhp_extras();
3322
Marek Vasutc5c5f532015-07-17 02:06:20 +02003323 scc_set_bypass_mode(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003324 }
3325
Marek Vasut722c9682015-07-17 02:07:12 +02003326 /* Calibration is skipped. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003327 if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
3328 /*
3329 * Set VFIFO and LFIFO to instant-on settings in skip
3330 * calibration mode.
3331 */
3332 mem_skip_calibrate();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003333
Marek Vasut722c9682015-07-17 02:07:12 +02003334 /*
3335 * Do not remove this line as it makes sure all of our
3336 * decisions have been applied.
3337 */
3338 writel(0, &sdr_scc_mgr->update);
3339 return 1;
3340 }
Dinh Nguyen3da42852015-06-02 22:52:49 -05003341
Marek Vasut722c9682015-07-17 02:07:12 +02003342 /* Calibration is not skipped. */
3343 for (i = 0; i < NUM_CALIB_REPEAT; i++) {
3344 /*
3345 * Zero all delay chain/phase settings for all
3346 * groups and all shadow register sets.
3347 */
3348 scc_mgr_zero_all();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003349
Marek Vasutf085ac32015-08-02 18:27:21 +02003350 run_groups = ~0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003351
Marek Vasut722c9682015-07-17 02:07:12 +02003352 for (write_group = 0, write_test_bgn = 0; write_group
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003353 < rwcfg->mem_if_write_dqs_width; write_group++,
3354 write_test_bgn += rwcfg->mem_dq_per_write_dqs) {
Marek Vasutc452dcd2015-07-17 02:50:56 +02003355
3356 /* Initialize the group failure */
Marek Vasut722c9682015-07-17 02:07:12 +02003357 group_failed = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003358
Marek Vasut722c9682015-07-17 02:07:12 +02003359 current_run = run_groups & ((1 <<
3360 RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
3361 run_groups = run_groups >>
3362 RW_MGR_NUM_DQS_PER_WRITE_GROUP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003363
Marek Vasut722c9682015-07-17 02:07:12 +02003364 if (current_run == 0)
3365 continue;
3366
3367 writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
3368 SCC_MGR_GROUP_COUNTER_OFFSET);
3369 scc_mgr_zero_group(write_group, 0);
3370
Marek Vasut33c42bb2015-07-17 02:21:47 +02003371 for (read_group = write_group * rwdqs_ratio,
3372 read_test_bgn = 0;
Marek Vasutc452dcd2015-07-17 02:50:56 +02003373 read_group < (write_group + 1) * rwdqs_ratio;
Marek Vasut33c42bb2015-07-17 02:21:47 +02003374 read_group++,
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003375 read_test_bgn += rwcfg->mem_dq_per_read_dqs) {
Marek Vasut33c42bb2015-07-17 02:21:47 +02003376 if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
3377 continue;
Marek Vasut722c9682015-07-17 02:07:12 +02003378
Marek Vasut33c42bb2015-07-17 02:21:47 +02003379 /* Calibrate the VFIFO */
3380 if (rw_mgr_mem_calibrate_vfifo(read_group,
3381 read_test_bgn))
3382 continue;
3383
Marek Vasutc452dcd2015-07-17 02:50:56 +02003384 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3385 return 0;
3386
3387 /* The group failed, we're done. */
3388 goto grp_failed;
3389 }
3390
3391 /* Calibrate the output side */
3392 for (rank_bgn = 0, sr = 0;
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003393 rank_bgn < rwcfg->mem_number_of_ranks;
Marek Vasutc452dcd2015-07-17 02:50:56 +02003394 rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
3395 if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
3396 continue;
3397
3398 /* Not needed in quick mode! */
3399 if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
3400 continue;
3401
Marek Vasutc452dcd2015-07-17 02:50:56 +02003402 /* Calibrate WRITEs */
Marek Vasutdb3a6062015-07-18 07:23:25 +02003403 if (!rw_mgr_mem_calibrate_writes(rank_bgn,
Marek Vasutc452dcd2015-07-17 02:50:56 +02003404 write_group, write_test_bgn))
3405 continue;
3406
Marek Vasut33c42bb2015-07-17 02:21:47 +02003407 group_failed = 1;
3408 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3409 return 0;
Marek Vasut722c9682015-07-17 02:07:12 +02003410 }
3411
Marek Vasutc452dcd2015-07-17 02:50:56 +02003412 /* Some group failed, we're done. */
3413 if (group_failed)
3414 goto grp_failed;
Marek Vasut4ac21612015-07-17 02:31:04 +02003415
Marek Vasutc452dcd2015-07-17 02:50:56 +02003416 for (read_group = write_group * rwdqs_ratio,
3417 read_test_bgn = 0;
3418 read_group < (write_group + 1) * rwdqs_ratio;
3419 read_group++,
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003420 read_test_bgn += rwcfg->mem_dq_per_read_dqs) {
Marek Vasutc452dcd2015-07-17 02:50:56 +02003421 if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
3422 continue;
Marek Vasut4ac21612015-07-17 02:31:04 +02003423
Marek Vasut78cdd7d2015-07-18 05:58:44 +02003424 if (!rw_mgr_mem_calibrate_vfifo_end(read_group,
Marek Vasutc452dcd2015-07-17 02:50:56 +02003425 read_test_bgn))
3426 continue;
Marek Vasut4ac21612015-07-17 02:31:04 +02003427
Marek Vasutc452dcd2015-07-17 02:50:56 +02003428 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3429 return 0;
Marek Vasut4ac21612015-07-17 02:31:04 +02003430
Marek Vasutc452dcd2015-07-17 02:50:56 +02003431 /* The group failed, we're done. */
3432 goto grp_failed;
Marek Vasut722c9682015-07-17 02:07:12 +02003433 }
3434
Marek Vasutc452dcd2015-07-17 02:50:56 +02003435 /* No group failed, continue as usual. */
3436 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003437
Marek Vasutc452dcd2015-07-17 02:50:56 +02003438grp_failed: /* A group failed, increment the counter. */
3439 failing_groups++;
Marek Vasut722c9682015-07-17 02:07:12 +02003440 }
Dinh Nguyen3da42852015-06-02 22:52:49 -05003441
Marek Vasut722c9682015-07-17 02:07:12 +02003442 /*
3443 * USER If there are any failing groups then report
3444 * the failure.
3445 */
3446 if (failing_groups != 0)
3447 return 0;
3448
Marek Vasutc50ae302015-07-17 02:40:21 +02003449 if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3450 continue;
3451
Marek Vasut722c9682015-07-17 02:07:12 +02003452 /* Calibrate the LFIFO */
Marek Vasutc50ae302015-07-17 02:40:21 +02003453 if (!rw_mgr_mem_calibrate_lfifo())
3454 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003455 }
3456
3457 /*
3458 * Do not remove this line as it makes sure all of our decisions
3459 * have been applied.
3460 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003461 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003462 return 1;
3463}
3464
Marek Vasut23a040c2015-07-17 01:20:21 +02003465/**
3466 * run_mem_calibrate() - Perform memory calibration
3467 *
3468 * This function triggers the entire memory calibration procedure.
3469 */
3470static int run_mem_calibrate(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003471{
Marek Vasut23a040c2015-07-17 01:20:21 +02003472 int pass;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003473
3474 debug("%s:%d\n", __func__, __LINE__);
3475
3476 /* Reset pass/fail status shown on afi_cal_success/fail */
Marek Vasut1273dd92015-07-12 21:05:08 +02003477 writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003478
Marek Vasut23a040c2015-07-17 01:20:21 +02003479 /* Stop tracking manager. */
3480 clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003481
Marek Vasut9fa9c902015-07-17 01:12:07 +02003482 phy_mgr_initialize();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003483 rw_mgr_mem_initialize();
3484
Marek Vasut23a040c2015-07-17 01:20:21 +02003485 /* Perform the actual memory calibration. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003486 pass = mem_calibrate();
3487
3488 mem_precharge_and_activate();
Marek Vasut1273dd92015-07-12 21:05:08 +02003489 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003490
Marek Vasut23a040c2015-07-17 01:20:21 +02003491 /* Handoff. */
3492 rw_mgr_mem_handoff();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003493 /*
Marek Vasut23a040c2015-07-17 01:20:21 +02003494 * In Hard PHY this is a 2-bit control:
3495 * 0: AFI Mux Select
3496 * 1: DDIO Mux Select
Dinh Nguyen3da42852015-06-02 22:52:49 -05003497 */
Marek Vasut23a040c2015-07-17 01:20:21 +02003498 writel(0x2, &phy_mgr_cfg->mux_sel);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003499
Marek Vasut23a040c2015-07-17 01:20:21 +02003500 /* Start tracking manager. */
3501 setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
3502
3503 return pass;
3504}
3505
3506/**
3507 * debug_mem_calibrate() - Report result of memory calibration
3508 * @pass: Value indicating whether calibration passed or failed
3509 *
3510 * This function reports the results of the memory calibration
3511 * and writes debug information into the register file.
3512 */
3513static void debug_mem_calibrate(int pass)
3514{
3515 uint32_t debug_info;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003516
3517 if (pass) {
3518 printf("%s: CALIBRATION PASSED\n", __FILE__);
3519
3520 gbl->fom_in /= 2;
3521 gbl->fom_out /= 2;
3522
3523 if (gbl->fom_in > 0xff)
3524 gbl->fom_in = 0xff;
3525
3526 if (gbl->fom_out > 0xff)
3527 gbl->fom_out = 0xff;
3528
3529 /* Update the FOM in the register file */
3530 debug_info = gbl->fom_in;
3531 debug_info |= gbl->fom_out << 8;
Marek Vasut1273dd92015-07-12 21:05:08 +02003532 writel(debug_info, &sdr_reg_file->fom);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003533
Marek Vasut1273dd92015-07-12 21:05:08 +02003534 writel(debug_info, &phy_mgr_cfg->cal_debug_info);
3535 writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003536 } else {
3537 printf("%s: CALIBRATION FAILED\n", __FILE__);
3538
3539 debug_info = gbl->error_stage;
3540 debug_info |= gbl->error_substage << 8;
3541 debug_info |= gbl->error_group << 16;
3542
Marek Vasut1273dd92015-07-12 21:05:08 +02003543 writel(debug_info, &sdr_reg_file->failing_stage);
3544 writel(debug_info, &phy_mgr_cfg->cal_debug_info);
3545 writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003546
3547 /* Update the failing group/stage in the register file */
3548 debug_info = gbl->error_stage;
3549 debug_info |= gbl->error_substage << 8;
3550 debug_info |= gbl->error_group << 16;
Marek Vasut1273dd92015-07-12 21:05:08 +02003551 writel(debug_info, &sdr_reg_file->failing_stage);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003552 }
3553
Marek Vasut23a040c2015-07-17 01:20:21 +02003554 printf("%s: Calibration complete\n", __FILE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003555}
3556
Marek Vasutbb064342015-07-19 06:12:42 +02003557/**
3558 * hc_initialize_rom_data() - Initialize ROM data
3559 *
3560 * Initialize ROM data.
3561 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003562static void hc_initialize_rom_data(void)
3563{
Marek Vasut04955cf2015-08-02 17:15:19 +02003564 unsigned int nelem = 0;
3565 const u32 *rom_init;
Marek Vasutbb064342015-07-19 06:12:42 +02003566 u32 i, addr;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003567
Marek Vasut04955cf2015-08-02 17:15:19 +02003568 socfpga_get_seq_inst_init(&rom_init, &nelem);
Marek Vasutc4815f72015-07-12 19:03:33 +02003569 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
Marek Vasut04955cf2015-08-02 17:15:19 +02003570 for (i = 0; i < nelem; i++)
3571 writel(rom_init[i], addr + (i << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003572
Marek Vasut04955cf2015-08-02 17:15:19 +02003573 socfpga_get_seq_ac_init(&rom_init, &nelem);
Marek Vasutc4815f72015-07-12 19:03:33 +02003574 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
Marek Vasut04955cf2015-08-02 17:15:19 +02003575 for (i = 0; i < nelem; i++)
3576 writel(rom_init[i], addr + (i << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003577}
3578
Marek Vasut9c1ab2c2015-07-19 06:13:37 +02003579/**
3580 * initialize_reg_file() - Initialize SDR register file
3581 *
3582 * Initialize SDR register file.
3583 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003584static void initialize_reg_file(void)
3585{
Dinh Nguyen3da42852015-06-02 22:52:49 -05003586 /* Initialize the register file with the correct data */
Marek Vasut1273dd92015-07-12 21:05:08 +02003587 writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
3588 writel(0, &sdr_reg_file->debug_data_addr);
3589 writel(0, &sdr_reg_file->cur_stage);
3590 writel(0, &sdr_reg_file->fom);
3591 writel(0, &sdr_reg_file->failing_stage);
3592 writel(0, &sdr_reg_file->debug1);
3593 writel(0, &sdr_reg_file->debug2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003594}
3595
Marek Vasut2ca151f2015-07-19 06:14:04 +02003596/**
3597 * initialize_hps_phy() - Initialize HPS PHY
3598 *
3599 * Initialize HPS PHY.
3600 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003601static void initialize_hps_phy(void)
3602{
3603 uint32_t reg;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003604 /*
3605 * Tracking also gets configured here because it's in the
3606 * same register.
3607 */
3608 uint32_t trk_sample_count = 7500;
3609 uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
3610 /*
3611 * Format is number of outer loops in the 16 MSB, sample
3612 * count in 16 LSB.
3613 */
3614
3615 reg = 0;
3616 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
3617 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
3618 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
3619 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
3620 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
3621 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
3622 /*
3623 * This field selects the intrinsic latency to RDATA_EN/FULL path.
3624 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
3625 */
3626 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
3627 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
3628 trk_sample_count);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003629 writel(reg, &sdr_ctrl->phy_ctrl0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003630
3631 reg = 0;
3632 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
3633 trk_sample_count >>
3634 SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
3635 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
3636 trk_long_idle_sample_count);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003637 writel(reg, &sdr_ctrl->phy_ctrl1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003638
3639 reg = 0;
3640 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
3641 trk_long_idle_sample_count >>
3642 SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003643 writel(reg, &sdr_ctrl->phy_ctrl2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003644}
3645
Marek Vasut880e46f2015-07-17 00:45:11 +02003646/**
3647 * initialize_tracking() - Initialize tracking
3648 *
3649 * Initialize the register file with usable initial data.
3650 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003651static void initialize_tracking(void)
3652{
Marek Vasut880e46f2015-07-17 00:45:11 +02003653 /*
3654 * Initialize the register file with the correct data.
3655 * Compute usable version of value in case we skip full
3656 * computation later.
3657 */
Marek Vasut160695d2015-08-02 19:10:58 +02003658 writel(DIV_ROUND_UP(iocfg->delay_per_opa_tap, iocfg->delay_per_dchain_tap) - 1,
Marek Vasut880e46f2015-07-17 00:45:11 +02003659 &sdr_reg_file->dtaps_per_ptap);
3660
3661 /* trk_sample_count */
3662 writel(7500, &sdr_reg_file->trk_sample_count);
3663
3664 /* longidle outer loop [15:0] */
3665 writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003666
3667 /*
Marek Vasut880e46f2015-07-17 00:45:11 +02003668 * longidle sample count [31:24]
3669 * trfc, worst case of 933Mhz 4Gb [23:16]
3670 * trcd, worst case [15:8]
3671 * vfifo wait [7:0]
Dinh Nguyen3da42852015-06-02 22:52:49 -05003672 */
Marek Vasut880e46f2015-07-17 00:45:11 +02003673 writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3674 &sdr_reg_file->delays);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003675
Marek Vasut880e46f2015-07-17 00:45:11 +02003676 /* mux delay */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003677 writel((rwcfg->idle << 24) | (rwcfg->activate_1 << 16) |
3678 (rwcfg->sgle_read << 8) | (rwcfg->precharge_all << 0),
Marek Vasut880e46f2015-07-17 00:45:11 +02003679 &sdr_reg_file->trk_rw_mgr_addr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003680
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003681 writel(rwcfg->mem_if_read_dqs_width,
Marek Vasut880e46f2015-07-17 00:45:11 +02003682 &sdr_reg_file->trk_read_dqs_width);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003683
Marek Vasut880e46f2015-07-17 00:45:11 +02003684 /* trefi [7:0] */
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003685 writel((rwcfg->refresh_all << 24) | (1000 << 0),
Marek Vasut880e46f2015-07-17 00:45:11 +02003686 &sdr_reg_file->trk_rfsh);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003687}
3688
3689int sdram_calibration_full(void)
3690{
3691 struct param_type my_param;
3692 struct gbl_type my_gbl;
3693 uint32_t pass;
Marek Vasut84e0b0c2015-07-17 01:05:36 +02003694
3695 memset(&my_param, 0, sizeof(my_param));
3696 memset(&my_gbl, 0, sizeof(my_gbl));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003697
3698 param = &my_param;
3699 gbl = &my_gbl;
3700
Marek Vasutd718a262015-08-02 18:12:08 +02003701 rwcfg = socfpga_get_sdram_rwmgr_config();
Marek Vasut10c14262015-08-02 19:00:23 +02003702 iocfg = socfpga_get_sdram_io_config();
Marek Vasutd718a262015-08-02 18:12:08 +02003703
Dinh Nguyen3da42852015-06-02 22:52:49 -05003704 /* Set the calibration enabled by default */
3705 gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
3706 /*
3707 * Only sweep all groups (regardless of fail state) by default
3708 * Set enabled read test by default.
3709 */
3710#if DISABLE_GUARANTEED_READ
3711 gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
3712#endif
3713 /* Initialize the register file */
3714 initialize_reg_file();
3715
3716 /* Initialize any PHY CSR */
3717 initialize_hps_phy();
3718
3719 scc_mgr_initialize();
3720
3721 initialize_tracking();
3722
Dinh Nguyen3da42852015-06-02 22:52:49 -05003723 printf("%s: Preparing to start memory calibration\n", __FILE__);
3724
3725 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut23f62b32015-07-13 01:05:27 +02003726 debug_cond(DLEVEL == 1,
3727 "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003728 rwcfg->mem_number_of_ranks, rwcfg->mem_number_of_cs_per_dimm,
3729 rwcfg->mem_dq_per_read_dqs, rwcfg->mem_dq_per_write_dqs,
3730 rwcfg->mem_virtual_groups_per_read_dqs,
3731 rwcfg->mem_virtual_groups_per_write_dqs);
Marek Vasut23f62b32015-07-13 01:05:27 +02003732 debug_cond(DLEVEL == 1,
3733 "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
Marek Vasut1fa0c8c2015-08-02 18:44:06 +02003734 rwcfg->mem_if_read_dqs_width, rwcfg->mem_if_write_dqs_width,
3735 rwcfg->mem_data_width, rwcfg->mem_data_mask_width,
Marek Vasut160695d2015-08-02 19:10:58 +02003736 iocfg->delay_per_opa_tap, iocfg->delay_per_dchain_tap);
Marek Vasut23f62b32015-07-13 01:05:27 +02003737 debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
Marek Vasut160695d2015-08-02 19:10:58 +02003738 iocfg->delay_per_dqs_en_dchain_tap, iocfg->dll_chain_length);
Marek Vasut23f62b32015-07-13 01:05:27 +02003739 debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
Marek Vasut160695d2015-08-02 19:10:58 +02003740 iocfg->dqs_en_phase_max, iocfg->dqdqs_out_phase_max,
3741 iocfg->dqs_en_delay_max, iocfg->dqs_in_delay_max);
Marek Vasut23f62b32015-07-13 01:05:27 +02003742 debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
Marek Vasut160695d2015-08-02 19:10:58 +02003743 iocfg->io_in_delay_max, iocfg->io_out1_delay_max,
3744 iocfg->io_out2_delay_max);
Marek Vasut23f62b32015-07-13 01:05:27 +02003745 debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
Marek Vasut160695d2015-08-02 19:10:58 +02003746 iocfg->dqs_in_reserve, iocfg->dqs_out_reserve);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003747
3748 hc_initialize_rom_data();
3749
3750 /* update info for sims */
3751 reg_file_set_stage(CAL_STAGE_NIL);
3752 reg_file_set_group(0);
3753
3754 /*
3755 * Load global needed for those actions that require
3756 * some dynamic calibration support.
3757 */
3758 dyn_calib_steps = STATIC_CALIB_STEPS;
3759 /*
3760 * Load global to allow dynamic selection of delay loop settings
3761 * based on calibration mode.
3762 */
3763 if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
3764 skip_delay_mask = 0xff;
3765 else
3766 skip_delay_mask = 0x0;
3767
3768 pass = run_mem_calibrate();
Marek Vasut23a040c2015-07-17 01:20:21 +02003769 debug_mem_calibrate(pass);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003770 return pass;
3771}