blob: 2ce5a7810c7ac894750411010fda58a5beb08687 [file] [log] [blame]
Chander Kashyap0aee53b2012-02-05 23:01:47 +00001/*
Hatim RV540b5af2012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyap0aee53b2012-02-05 23:01:47 +00003 *
Hatim RV540b5af2012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyap0aee53b2012-02-05 23:01:47 +00005 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Chander Kashyap0aee53b2012-02-05 23:01:47 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/* High Level Configuration Options */
13#define CONFIG_SAMSUNG /* in a SAMSUNG core */
14#define CONFIG_S5P /* S5P Family */
15#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
16#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
17
18#include <asm/arch/cpu.h> /* get chip and board defs */
19
Simon Glass068a1e42013-03-05 14:39:58 +000020#define CONFIG_SYS_GENERIC_BOARD
Chander Kashyap0aee53b2012-02-05 23:01:47 +000021#define CONFIG_ARCH_CPU_INIT
22#define CONFIG_DISPLAY_CPUINFO
23#define CONFIG_DISPLAY_BOARDINFO
24
Hatim RV540b5af2012-12-11 00:52:48 +000025/* Enable fdt support for Exynos5250 */
26#define CONFIG_ARCH_DEVICE_TREE exynos5250
27#define CONFIG_OF_CONTROL
28#define CONFIG_OF_SEPARATE
29
Simon Glass5b7dcf32013-06-11 11:14:51 -070030/* Allow tracing to be enabled */
31#define CONFIG_TRACE
32#define CONFIG_CMD_TRACE
33#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
34#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
35#define CONFIG_TRACE_EARLY
36#define CONFIG_TRACE_EARLY_ADDR 0x50000000
37
Chander Kashyap0aee53b2012-02-05 23:01:47 +000038/* Keep L2 Cache Disabled */
39#define CONFIG_SYS_DCACHE_OFF
40
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000041/* Enable ACE acceleration for SHA1 and SHA256 */
42#define CONFIG_EXYNOS_ACE_SHA
Akshay Saraswat2c6346c2013-03-20 21:00:59 +000043#define CONFIG_SHA_HW_ACCEL
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000044
Chander Kashyap0aee53b2012-02-05 23:01:47 +000045#define CONFIG_SYS_SDRAM_BASE 0x40000000
46#define CONFIG_SYS_TEXT_BASE 0x43E00000
47
48/* input clock of PLL: SMDK5250 has 24MHz input clock */
49#define CONFIG_SYS_CLK_FREQ 24000000
50
51#define CONFIG_SETUP_MEMORY_TAGS
52#define CONFIG_CMDLINE_TAG
53#define CONFIG_INITRD_TAG
54#define CONFIG_CMDLINE_EDITING
55
56/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
57#define MACH_TYPE_SMDK5250 3774
58#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
59
60/* Power Down Modes */
61#define S5P_CHECK_SLEEP 0x00000BAD
62#define S5P_CHECK_DIDLE 0xBAD00000
63#define S5P_CHECK_LPA 0xABAD0000
64
65/* Offset for inform registers */
66#define INFORM0_OFFSET 0x800
67#define INFORM1_OFFSET 0x804
68
69/* Size of malloc() pool */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +000070#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyap0aee53b2012-02-05 23:01:47 +000071
72/* select serial console configuration */
Chander Kashyap0aee53b2012-02-05 23:01:47 +000073#define CONFIG_BAUDRATE 115200
74#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
Rajeshwari Shindec5171d12013-06-24 16:47:23 +053075#define CONFIG_SILENT_CONSOLE
Chander Kashyap0aee53b2012-02-05 23:01:47 +000076
Hung-ying Tyaneb28fda2013-05-15 18:27:34 +080077/* Enable keyboard */
78#define CONFIG_CROS_EC /* CROS_EC protocol */
79#define CONFIG_CROS_EC_SPI /* Support CROS_EC over SPI */
80#define CONFIG_CROS_EC_I2C /* Support CROS_EC over I2C */
81#define CONFIG_CROS_EC_KEYB /* CROS_EC keyboard input */
82#define CONFIG_CMD_CROS_EC
83#define CONFIG_KEYBOARD
84
Ajay Kumara2468de2013-01-10 21:06:11 +000085/* Console configuration */
86#define CONFIG_CONSOLE_MUX
87#define CONFIG_SYS_CONSOLE_IS_IN_ENV
88#define EXYNOS_DEVICE_SETTINGS \
Hung-ying Tyaneb28fda2013-05-15 18:27:34 +080089 "stdin=serial,cros-ec-keyb\0" \
Ajay Kumara2468de2013-01-10 21:06:11 +000090 "stdout=serial,lcd\0" \
91 "stderr=serial,lcd\0"
92
93#define CONFIG_EXTRA_ENV_SETTINGS \
94 EXYNOS_DEVICE_SETTINGS
95
Chander Kashyap0aee53b2012-02-05 23:01:47 +000096/* SD/MMC configuration */
97#define CONFIG_GENERIC_MMC
98#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +000099#define CONFIG_SDHCI
100#define CONFIG_S5P_SDHCI
Amar752f4c42013-04-27 11:42:57 +0530101#define CONFIG_DWMMC
102#define CONFIG_EXYNOS_DWMMC
103#define CONFIG_SUPPORT_EMMC_BOOT
104
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000105
106#define CONFIG_BOARD_EARLY_INIT_F
Rajeshwari Shinde643be9c2013-07-04 12:29:17 +0530107#define CONFIG_SKIP_LOWLEVEL_INIT
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000108
109/* PWM */
110#define CONFIG_PWM
111
112/* allow to overwrite serial and ethaddr */
113#define CONFIG_ENV_OVERWRITE
114
115/* Command definition*/
116#include <config_cmd_default.h>
117
118#define CONFIG_CMD_PING
119#define CONFIG_CMD_ELF
120#define CONFIG_CMD_MMC
121#define CONFIG_CMD_EXT2
122#define CONFIG_CMD_FAT
Chander Kashyapbf936212012-02-09 01:26:19 +0000123#define CONFIG_CMD_NET
Akshay Saraswat2c6346c2013-03-20 21:00:59 +0000124#define CONFIG_CMD_HASH
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000125
126#define CONFIG_BOOTDELAY 3
127#define CONFIG_ZERO_BOOTDELAY_CHECK
128
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000129/* Thermal Management Unit */
130#define CONFIG_EXYNOS_TMU
Akshay Saraswat8afcfc22013-02-25 01:13:05 +0000131#define CONFIG_CMD_DTT
132#define CONFIG_TMU_CMD_DTT
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000133
Rajeshwari Shindea4dae632012-05-14 05:52:05 +0000134/* USB */
135#define CONFIG_CMD_USB
136#define CONFIG_USB_EHCI
137#define CONFIG_USB_EHCI_EXYNOS
138#define CONFIG_USB_STORAGE
139
Vivek Gautam70656c72013-01-28 00:39:59 +0000140/* USB boot mode */
Rajeshwari Shinde643be9c2013-07-04 12:29:17 +0530141#define CONFIG_USB_BOOTING
Vivek Gautam70656c72013-01-28 00:39:59 +0000142#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
143#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
144#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
145
Simon Glassc1af6082013-04-12 10:44:58 +0000146/* TPM */
147#define CONFIG_TPM
148#define CONFIG_CMD_TPM
Tom Wai-Hong Tam1b393db2013-04-12 11:04:37 +0000149#define CONFIG_TPM_TIS_I2C
150#define CONFIG_TPM_TIS_I2C_BUS_NUMBER 3
151#define CONFIG_TPM_TIS_I2C_SLAVE_ADDR 0x20
Simon Glassc1af6082013-04-12 10:44:58 +0000152
Chander Kashyap81e35202012-02-05 23:01:48 +0000153/* MMC SPL */
154#define CONFIG_SPL
155#define COPY_BL2_FNPTR_ADDR 0x02020030
156
Rajeshwari Shinde643be9c2013-07-04 12:29:17 +0530157#define CONFIG_SPL_LIBCOMMON_SUPPORT
158
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000159/* specific .lds file */
Rajeshwari Shinde6e50e5c2013-07-04 12:29:15 +0530160#define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000161#define CONFIG_SPL_TEXT_BASE 0x02023400
Albert ARIBAUDeac579d2013-04-12 05:14:33 +0000162#define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000163
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000164#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
165
166/* Miscellaneous configurable options */
167#define CONFIG_SYS_LONGHELP /* undef to save memory */
168#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000169#define CONFIG_SYS_PROMPT "SMDK5250 # "
170#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
171#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
172#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
173#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
174/* Boot Argument Buffer Size */
175#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
176/* memtest works on */
177#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
178#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
179#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
180
181#define CONFIG_SYS_HZ 1000
182
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000183#define CONFIG_RD_LVL
184
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000185#define CONFIG_NR_DRAM_BANKS 8
186#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
187#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
188#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
189#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
190#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
191#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
192#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
193#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
194#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
195#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
196#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
197#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
198#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
199#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
200#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
201#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
202#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
203
204#define CONFIG_SYS_MONITOR_BASE 0x00000000
205
206/* FLASH and environment organization */
207#define CONFIG_SYS_NO_FLASH
208#undef CONFIG_CMD_IMLS
209#define CONFIG_IDENT_STRING " for SMDK5250"
210
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000211#define CONFIG_SYS_MMC_ENV_DEV 0
212
213#define CONFIG_SECURE_BL1_ONLY
214
215/* Secure FW size configuration */
216#ifdef CONFIG_SECURE_BL1_ONLY
217#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
218#else
219#define CONFIG_SEC_FW_SIZE 0
220#endif
221
222/* Configuration of BL1, BL2, ENV Blocks on mmc */
223#define CONFIG_RES_BLOCK_SIZE (512)
224#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
225#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
226#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
227
228#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
229#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
230#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
231
Chander Kashyap81e35202012-02-05 23:01:48 +0000232/* U-boot copy size from boot Media to DRAM.*/
233#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
234#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000235
Rajeshwari Shinde643be9c2013-07-04 12:29:17 +0530236#define CONFIG_SPI_BOOTING
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000237#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
238#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
239
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000240#define CONFIG_DOS_PARTITION
Amar752f4c42013-04-27 11:42:57 +0530241#define CONFIG_EFI_PARTITION
242#define CONFIG_CMD_PART
243#define CONFIG_PARTITION_UUIDS
244
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000245
246#define CONFIG_IRAM_STACK 0x02050000
247
Rajeshwari Shinde643be9c2013-07-04 12:29:17 +0530248#define CONFIG_SYS_INIT_SP_ADDR CONFIG_IRAM_STACK
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000249
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000250/* I2C */
251#define CONFIG_SYS_I2C_INIT_BOARD
252#define CONFIG_HARD_I2C
253#define CONFIG_CMD_I2C
254#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
255#define CONFIG_DRIVER_S3C24X0_I2C
256#define CONFIG_I2C_MULTI_BUS
257#define CONFIG_MAX_I2C_NUM 8
258#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass23b479b2012-12-05 14:46:45 +0000259#define CONFIG_I2C_EDID
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000260
Rajeshwari Shinde0d146a52012-08-24 00:39:24 +0000261/* PMIC */
262#define CONFIG_PMIC
263#define CONFIG_PMIC_I2C
264#define CONFIG_PMIC_MAX77686
265
Hatim RV3a8a7002012-11-02 01:15:37 +0000266/* SPI */
267#define CONFIG_ENV_IS_IN_SPI_FLASH
268#define CONFIG_SPI_FLASH
269
270#ifdef CONFIG_SPI_FLASH
271#define CONFIG_EXYNOS_SPI
272#define CONFIG_CMD_SF
273#define CONFIG_CMD_SPI
274#define CONFIG_SPI_FLASH_WINBOND
Rajeshwari Shindec7c4fe02013-01-22 20:31:57 +0000275#define CONFIG_SPI_FLASH_GIGADEVICE
Hatim RV3a8a7002012-11-02 01:15:37 +0000276#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
277#define CONFIG_SF_DEFAULT_SPEED 50000000
278#define EXYNOS5_SPI_NUM_CONTROLLERS 5
279#endif
280
281#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
282#define CONFIG_ENV_SPI_MODE SPI_MODE_0
283#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
284#define CONFIG_ENV_SPI_BUS 1
285#define CONFIG_ENV_SPI_MAX_HZ 50000000
286#endif
287
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000288/* PMIC */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +0000289#define CONFIG_POWER
290#define CONFIG_POWER_I2C
291#define CONFIG_POWER_MAX77686
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000292
293/* SPI */
294#define CONFIG_ENV_IS_IN_SPI_FLASH
295#define CONFIG_SPI_FLASH
296
Chander Kashyap061562c2012-09-05 00:38:21 +0000297#ifdef CONFIG_SPI_FLASH
298#define CONFIG_EXYNOS_SPI
299#define CONFIG_CMD_SF
300#define CONFIG_CMD_SPI
301#define CONFIG_SPI_FLASH_WINBOND
302#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000303#define CONFIG_SF_DEFAULT_SPEED 50000000
304#define EXYNOS5_SPI_NUM_CONTROLLERS 5
305#endif
306
307#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde36364712012-10-25 19:49:30 +0000308#define CONFIG_ENV_SPI_MODE SPI_MODE_0
309#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
310#define CONFIG_ENV_SPI_BUS 1
311#define CONFIG_ENV_SPI_MAX_HZ 50000000
312#endif
313
314/* Ethernet Controllor Driver */
315#ifdef CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000316#define CONFIG_SMC911X
317#define CONFIG_SMC911X_BASE 0x5000000
318#define CONFIG_SMC911X_16_BIT
319#define CONFIG_ENV_SROM_BANK 1
320#endif /*CONFIG_CMD_NET*/
321
322/* Enable PXE Support */
323#ifdef CONFIG_CMD_NET
324#define CONFIG_CMD_PXE
325#define CONFIG_MENU
326#endif
327
328/* Sound */
329#define CONFIG_CMD_SOUND
330#ifdef CONFIG_CMD_SOUND
331#define CONFIG_SOUND
332#define CONFIG_I2S
Rajeshwari Shindecfa6df12013-02-14 19:46:16 +0000333#define CONFIG_SOUND_MAX98095
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000334#define CONFIG_SOUND_WM8994
335#endif
336
337/* Enable devicetree support */
338#define CONFIG_OF_LIBFDT
339
Simon Glass23b479b2012-12-05 14:46:45 +0000340/* SHA hashing */
341#define CONFIG_CMD_HASH
342#define CONFIG_HASH_VERIFY
343#define CONFIG_SHA1
344#define CONFIG_SHA256
345
Ajay Kumar9b572852013-01-08 20:42:26 +0000346/* Display */
347#define CONFIG_LCD
Ajay Kumar99e51622013-01-10 21:06:10 +0000348#ifdef CONFIG_LCD
Ajay Kumar9b572852013-01-08 20:42:26 +0000349#define CONFIG_EXYNOS_FB
350#define CONFIG_EXYNOS_DP
351#define LCD_XRES 2560
352#define LCD_YRES 1600
353#define LCD_BPP LCD_COLOR16
Ajay Kumar99e51622013-01-10 21:06:10 +0000354#endif
Ajay Kumar9b572852013-01-08 20:42:26 +0000355
Akshay Saraswat4f3bfa92013-03-28 04:32:15 +0000356/* Enable Time Command */
357#define CONFIG_CMD_TIME
358
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000359#endif /* __CONFIG_H */