Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de. |
| 4 | * |
| 5 | * This driver for AMD PCnet network controllers is derived from the |
| 6 | * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | 1eb69ae | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 10 | #include <cpu_func.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 11 | #include <malloc.h> |
| 12 | #include <net.h> |
Ben Warren | e309053 | 2008-08-31 10:08:43 -0700 | [diff] [blame] | 13 | #include <netdev.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 14 | #include <asm/io.h> |
| 15 | #include <pci.h> |
| 16 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 17 | #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 18 | |
Wolfgang Denk | 138b608 | 2011-11-05 05:12:58 +0000 | [diff] [blame] | 19 | #define PCNET_DEBUG1(fmt,args...) \ |
| 20 | debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args) |
| 21 | #define PCNET_DEBUG2(fmt,args...) \ |
| 22 | debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 23 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 24 | /* |
| 25 | * Set the number of Tx and Rx buffers, using Log_2(# buffers). |
| 26 | * Reasonable default values are 4 Tx buffers, and 16 Rx buffers. |
| 27 | * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4). |
| 28 | */ |
| 29 | #define PCNET_LOG_TX_BUFFERS 0 |
| 30 | #define PCNET_LOG_RX_BUFFERS 2 |
| 31 | |
| 32 | #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS)) |
| 33 | #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12) |
| 34 | |
| 35 | #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS)) |
| 36 | #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4) |
| 37 | |
| 38 | #define PKT_BUF_SZ 1544 |
| 39 | |
| 40 | /* The PCNET Rx and Tx ring descriptors. */ |
| 41 | struct pcnet_rx_head { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 42 | u32 base; |
| 43 | s16 buf_length; |
| 44 | s16 status; |
| 45 | u32 msg_length; |
| 46 | u32 reserved; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 47 | }; |
| 48 | |
| 49 | struct pcnet_tx_head { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 50 | u32 base; |
| 51 | s16 length; |
| 52 | s16 status; |
| 53 | u32 misc; |
| 54 | u32 reserved; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 55 | }; |
| 56 | |
| 57 | /* The PCNET 32-Bit initialization block, described in databook. */ |
| 58 | struct pcnet_init_block { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 59 | u16 mode; |
| 60 | u16 tlen_rlen; |
| 61 | u8 phys_addr[6]; |
| 62 | u16 reserved; |
| 63 | u32 filter[2]; |
| 64 | /* Receive and transmit ring base, along with extra bits. */ |
| 65 | u32 rx_ring; |
| 66 | u32 tx_ring; |
| 67 | u32 reserved2; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 68 | }; |
| 69 | |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 70 | struct pcnet_uncached_priv { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 71 | struct pcnet_rx_head rx_ring[RX_RING_SIZE]; |
| 72 | struct pcnet_tx_head tx_ring[TX_RING_SIZE]; |
| 73 | struct pcnet_init_block init_block; |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 74 | }; |
| 75 | |
| 76 | typedef struct pcnet_priv { |
| 77 | struct pcnet_uncached_priv *uc; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 78 | /* Receive Buffer space */ |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 79 | unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4]; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 80 | int cur_rx; |
| 81 | int cur_tx; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 82 | } pcnet_priv_t; |
| 83 | |
| 84 | static pcnet_priv_t *lp; |
| 85 | |
| 86 | /* Offsets from base I/O address for WIO mode */ |
| 87 | #define PCNET_RDP 0x10 |
| 88 | #define PCNET_RAP 0x12 |
| 89 | #define PCNET_RESET 0x14 |
| 90 | #define PCNET_BDP 0x16 |
| 91 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 92 | static u16 pcnet_read_csr(struct eth_device *dev, int index) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 93 | { |
Daniel Schwierzeck | 8510580 | 2020-05-03 19:43:32 +0200 | [diff] [blame] | 94 | void __iomem *base = (void __iomem *)dev->iobase; |
| 95 | |
| 96 | writew(index, base + PCNET_RAP); |
| 97 | return readw(base + PCNET_RDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 98 | } |
| 99 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 100 | static void pcnet_write_csr(struct eth_device *dev, int index, u16 val) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 101 | { |
Daniel Schwierzeck | 8510580 | 2020-05-03 19:43:32 +0200 | [diff] [blame] | 102 | void __iomem *base = (void __iomem *)dev->iobase; |
| 103 | |
| 104 | writew(index, base + PCNET_RAP); |
| 105 | writew(val, base + PCNET_RDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 106 | } |
| 107 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 108 | static u16 pcnet_read_bcr(struct eth_device *dev, int index) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 109 | { |
Daniel Schwierzeck | 8510580 | 2020-05-03 19:43:32 +0200 | [diff] [blame] | 110 | void __iomem *base = (void __iomem *)dev->iobase; |
| 111 | |
| 112 | writew(index, base + PCNET_RAP); |
| 113 | return readw(base + PCNET_BDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 114 | } |
| 115 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 116 | static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 117 | { |
Daniel Schwierzeck | 8510580 | 2020-05-03 19:43:32 +0200 | [diff] [blame] | 118 | void __iomem *base = (void __iomem *)dev->iobase; |
| 119 | |
| 120 | writew(index, base + PCNET_RAP); |
| 121 | writew(val, base + PCNET_BDP); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 122 | } |
| 123 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 124 | static void pcnet_reset(struct eth_device *dev) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 125 | { |
Daniel Schwierzeck | 8510580 | 2020-05-03 19:43:32 +0200 | [diff] [blame] | 126 | void __iomem *base = (void __iomem *)dev->iobase; |
| 127 | |
| 128 | readw(base + PCNET_RESET); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 129 | } |
| 130 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 131 | static int pcnet_check(struct eth_device *dev) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 132 | { |
Daniel Schwierzeck | 8510580 | 2020-05-03 19:43:32 +0200 | [diff] [blame] | 133 | void __iomem *base = (void __iomem *)dev->iobase; |
| 134 | |
| 135 | writew(88, base + PCNET_RAP); |
| 136 | return readw(base + PCNET_RAP) == 88; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 139 | static int pcnet_init (struct eth_device *dev, bd_t * bis); |
Joe Hershberger | f92a151 | 2012-05-22 18:09:56 +0000 | [diff] [blame] | 140 | static int pcnet_send(struct eth_device *dev, void *packet, int length); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 141 | static int pcnet_recv (struct eth_device *dev); |
| 142 | static void pcnet_halt (struct eth_device *dev); |
| 143 | static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 144 | |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 145 | static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev, |
Paul Burton | 4677d66 | 2016-05-26 14:49:34 +0100 | [diff] [blame] | 146 | void *addr) |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 147 | { |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 148 | pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv; |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 149 | void *virt_addr = addr; |
| 150 | |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 151 | return pci_virt_to_mem(devbusfn, virt_addr); |
| 152 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 153 | |
| 154 | static struct pci_device_id supported[] = { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 155 | {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE}, |
| 156 | {} |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 157 | }; |
| 158 | |
| 159 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 160 | int pcnet_initialize(bd_t *bis) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 161 | { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 162 | pci_dev_t devbusfn; |
| 163 | struct eth_device *dev; |
| 164 | u16 command, status; |
| 165 | int dev_nr = 0; |
Paul Burton | bed1ca3 | 2016-05-26 17:32:29 +0100 | [diff] [blame] | 166 | u32 bar; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 167 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 168 | PCNET_DEBUG1("\npcnet_initialize...\n"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 169 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 170 | for (dev_nr = 0;; dev_nr++) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 171 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 172 | /* |
| 173 | * Find the PCnet PCI device(s). |
| 174 | */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 175 | devbusfn = pci_find_devices(supported, dev_nr); |
| 176 | if (devbusfn < 0) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 177 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 178 | |
| 179 | /* |
| 180 | * Allocate and pre-fill the device structure. |
| 181 | */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 182 | dev = (struct eth_device *)malloc(sizeof(*dev)); |
Nobuhiro Iwamatsu | 5ed0eec | 2010-10-19 14:03:45 +0900 | [diff] [blame] | 183 | if (!dev) { |
| 184 | printf("pcnet: Can not allocate memory\n"); |
| 185 | break; |
| 186 | } |
| 187 | memset(dev, 0, sizeof(*dev)); |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 188 | dev->priv = (void *)(unsigned long)devbusfn; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 189 | sprintf(dev->name, "pcnet#%d", dev_nr); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 190 | |
| 191 | /* |
| 192 | * Setup the PCI device. |
| 193 | */ |
Marek Vasut | 69529c9 | 2020-04-18 05:11:05 +0200 | [diff] [blame] | 194 | pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar); |
| 195 | dev->iobase = pci_mem_to_phys(devbusfn, bar); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 196 | dev->iobase &= ~0xf; |
| 197 | |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 198 | PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ", |
| 199 | dev->name, devbusfn, (unsigned long)dev->iobase); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 200 | |
Marek Vasut | 69529c9 | 2020-04-18 05:11:05 +0200 | [diff] [blame] | 201 | command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 202 | pci_write_config_word(devbusfn, PCI_COMMAND, command); |
| 203 | pci_read_config_word(devbusfn, PCI_COMMAND, &status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 204 | if ((status & command) != command) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 205 | printf("%s: Couldn't enable IO access or Bus Mastering\n", |
| 206 | dev->name); |
| 207 | free(dev); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 208 | continue; |
| 209 | } |
| 210 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 211 | pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 212 | |
| 213 | /* |
| 214 | * Probe the PCnet chip. |
| 215 | */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 216 | if (pcnet_probe(dev, bis, dev_nr) < 0) { |
| 217 | free(dev); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 218 | continue; |
| 219 | } |
| 220 | |
| 221 | /* |
| 222 | * Setup device structure and register the driver. |
| 223 | */ |
| 224 | dev->init = pcnet_init; |
| 225 | dev->halt = pcnet_halt; |
| 226 | dev->send = pcnet_send; |
| 227 | dev->recv = pcnet_recv; |
| 228 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 229 | eth_register(dev); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 230 | } |
| 231 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 232 | udelay(10 * 1000); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 233 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 234 | return dev_nr; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 235 | } |
| 236 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 237 | static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 238 | { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 239 | int chip_version; |
| 240 | char *chipname; |
| 241 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 242 | #ifdef PCNET_HAS_PROM |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 243 | int i; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 244 | #endif |
| 245 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 246 | /* Reset the PCnet controller */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 247 | pcnet_reset(dev); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 248 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 249 | /* Check if register access is working */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 250 | if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) { |
| 251 | printf("%s: CSR register access check failed\n", dev->name); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 252 | return -1; |
| 253 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 254 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 255 | /* Identify the chip */ |
| 256 | chip_version = |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 257 | pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 258 | if ((chip_version & 0xfff) != 0x003) |
| 259 | return -1; |
| 260 | chip_version = (chip_version >> 12) & 0xffff; |
| 261 | switch (chip_version) { |
| 262 | case 0x2621: |
| 263 | chipname = "PCnet/PCI II 79C970A"; /* PCI */ |
| 264 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 265 | case 0x2625: |
| 266 | chipname = "PCnet/FAST III 79C973"; /* PCI */ |
| 267 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 268 | case 0x2627: |
| 269 | chipname = "PCnet/FAST III 79C975"; /* PCI */ |
| 270 | break; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 271 | default: |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 272 | printf("%s: PCnet version %#x not supported\n", |
| 273 | dev->name, chip_version); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 274 | return -1; |
| 275 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 276 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 277 | PCNET_DEBUG1("AMD %s\n", chipname); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 278 | |
| 279 | #ifdef PCNET_HAS_PROM |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 280 | /* |
| 281 | * In most chips, after a chip reset, the ethernet address is read from |
| 282 | * the station address PROM at the base address and programmed into the |
| 283 | * "Physical Address Registers" CSR12-14. |
| 284 | */ |
| 285 | for (i = 0; i < 3; i++) { |
| 286 | unsigned int val; |
| 287 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 288 | val = pcnet_read_csr(dev, i + 12) & 0x0ffff; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 289 | /* There may be endianness issues here. */ |
| 290 | dev->enetaddr[2 * i] = val & 0x0ff; |
| 291 | dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff; |
| 292 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 293 | #endif /* PCNET_HAS_PROM */ |
| 294 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 295 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 296 | } |
| 297 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 298 | static int pcnet_init(struct eth_device *dev, bd_t *bis) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 299 | { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 300 | struct pcnet_uncached_priv *uc; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 301 | int i, val; |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 302 | unsigned long addr; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 303 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 304 | PCNET_DEBUG1("%s: pcnet_init...\n", dev->name); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 305 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 306 | /* Switch pcnet to 32bit mode */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 307 | pcnet_write_bcr(dev, 20, 2); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 308 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 309 | /* Set/reset autoselect bit */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 310 | val = pcnet_read_bcr(dev, 2) & ~2; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 311 | val |= 2; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 312 | pcnet_write_bcr(dev, 2, val); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 313 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 314 | /* Enable auto negotiate, setup, disable fd */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 315 | val = pcnet_read_bcr(dev, 32) & ~0x98; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 316 | val |= 0x20; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 317 | pcnet_write_bcr(dev, 32, val); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 318 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 319 | /* |
Paul Burton | 62715a2 | 2013-11-08 11:18:46 +0000 | [diff] [blame] | 320 | * Enable NOUFLO on supported controllers, with the transmit |
| 321 | * start point set to the full packet. This will cause entire |
| 322 | * packets to be buffered by the ethernet controller before |
| 323 | * transmission, eliminating underflows which are common on |
| 324 | * slower devices. Controllers which do not support NOUFLO will |
| 325 | * simply be left with a larger transmit FIFO threshold. |
| 326 | */ |
| 327 | val = pcnet_read_bcr(dev, 18); |
| 328 | val |= 1 << 11; |
| 329 | pcnet_write_bcr(dev, 18, val); |
| 330 | val = pcnet_read_csr(dev, 80); |
| 331 | val |= 0x3 << 10; |
| 332 | pcnet_write_csr(dev, 80, val); |
| 333 | |
| 334 | /* |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 335 | * We only maintain one structure because the drivers will never |
| 336 | * be used concurrently. In 32bit mode the RX and TX ring entries |
| 337 | * must be aligned on 16-byte boundaries. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 338 | */ |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 339 | if (lp == NULL) { |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 340 | addr = (unsigned long)malloc(sizeof(pcnet_priv_t) + 0x10); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 341 | addr = (addr + 0xf) & ~0xf; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 342 | lp = (pcnet_priv_t *)addr; |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 343 | |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 344 | addr = (unsigned long)memalign(ARCH_DMA_MINALIGN, |
| 345 | sizeof(*lp->uc)); |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 346 | flush_dcache_range(addr, addr + sizeof(*lp->uc)); |
Marek Vasut | 3c0bcb9 | 2020-04-18 02:32:19 +0200 | [diff] [blame] | 347 | addr = (unsigned long)map_physmem(addr, |
| 348 | roundup(sizeof(*lp->uc), ARCH_DMA_MINALIGN), |
| 349 | MAP_NOCACHE); |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 350 | lp->uc = (struct pcnet_uncached_priv *)addr; |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 351 | |
Paul Burton | 442d2e0 | 2016-05-26 14:49:35 +0100 | [diff] [blame] | 352 | addr = (unsigned long)memalign(ARCH_DMA_MINALIGN, |
| 353 | sizeof(*lp->rx_buf)); |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 354 | flush_dcache_range(addr, addr + sizeof(*lp->rx_buf)); |
| 355 | lp->rx_buf = (void *)addr; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 356 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 357 | |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 358 | uc = lp->uc; |
| 359 | |
| 360 | uc->init_block.mode = cpu_to_le16(0x0000); |
| 361 | uc->init_block.filter[0] = 0x00000000; |
| 362 | uc->init_block.filter[1] = 0x00000000; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 363 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 364 | /* |
| 365 | * Initialize the Rx ring. |
| 366 | */ |
| 367 | lp->cur_rx = 0; |
| 368 | for (i = 0; i < RX_RING_SIZE; i++) { |
Paul Burton | 4677d66 | 2016-05-26 14:49:34 +0100 | [diff] [blame] | 369 | addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 370 | uc->rx_ring[i].base = cpu_to_le32(addr); |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 371 | uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ); |
| 372 | uc->rx_ring[i].status = cpu_to_le16(0x8000); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 373 | PCNET_DEBUG1 |
| 374 | ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i, |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 375 | uc->rx_ring[i].base, uc->rx_ring[i].buf_length, |
| 376 | uc->rx_ring[i].status); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 377 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 378 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 379 | /* |
| 380 | * Initialize the Tx ring. The Tx buffer address is filled in as |
| 381 | * needed, but we do need to clear the upper ownership bit. |
| 382 | */ |
| 383 | lp->cur_tx = 0; |
| 384 | for (i = 0; i < TX_RING_SIZE; i++) { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 385 | uc->tx_ring[i].base = 0; |
| 386 | uc->tx_ring[i].status = 0; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 387 | } |
| 388 | |
| 389 | /* |
| 390 | * Setup Init Block. |
| 391 | */ |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 392 | PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 393 | |
| 394 | for (i = 0; i < 6; i++) { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 395 | lp->uc->init_block.phys_addr[i] = dev->enetaddr[i]; |
| 396 | PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 397 | } |
| 398 | |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 399 | uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 400 | RX_RING_LEN_BITS); |
Paul Burton | 4677d66 | 2016-05-26 14:49:34 +0100 | [diff] [blame] | 401 | addr = pcnet_virt_to_mem(dev, uc->rx_ring); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 402 | uc->init_block.rx_ring = cpu_to_le32(addr); |
Paul Burton | 4677d66 | 2016-05-26 14:49:34 +0100 | [diff] [blame] | 403 | addr = pcnet_virt_to_mem(dev, uc->tx_ring); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 404 | uc->init_block.tx_ring = cpu_to_le32(addr); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 405 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 406 | PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n", |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 407 | uc->init_block.tlen_rlen, |
| 408 | uc->init_block.rx_ring, uc->init_block.tx_ring); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 409 | |
| 410 | /* |
| 411 | * Tell the controller where the Init Block is located. |
| 412 | */ |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 413 | barrier(); |
Paul Burton | 4677d66 | 2016-05-26 14:49:34 +0100 | [diff] [blame] | 414 | addr = pcnet_virt_to_mem(dev, &lp->uc->init_block); |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 415 | pcnet_write_csr(dev, 1, addr & 0xffff); |
| 416 | pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 417 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 418 | pcnet_write_csr(dev, 4, 0x0915); |
| 419 | pcnet_write_csr(dev, 0, 0x0001); /* start */ |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 420 | |
| 421 | /* Wait for Init Done bit */ |
| 422 | for (i = 10000; i > 0; i--) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 423 | if (pcnet_read_csr(dev, 0) & 0x0100) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 424 | break; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 425 | udelay(10); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 426 | } |
| 427 | if (i <= 0) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 428 | printf("%s: TIMEOUT: controller init failed\n", dev->name); |
| 429 | pcnet_reset(dev); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 430 | return -1; |
| 431 | } |
| 432 | |
| 433 | /* |
| 434 | * Finally start network controller operation. |
| 435 | */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 436 | pcnet_write_csr(dev, 0, 0x0002); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 437 | |
| 438 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Joe Hershberger | f92a151 | 2012-05-22 18:09:56 +0000 | [diff] [blame] | 441 | static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 442 | { |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 443 | int i, status; |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 444 | u32 addr; |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 445 | struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx]; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 446 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 447 | PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len, |
| 448 | packet); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 449 | |
Paul Burton | f3ac866 | 2013-11-08 11:18:45 +0000 | [diff] [blame] | 450 | flush_dcache_range((unsigned long)packet, |
| 451 | (unsigned long)packet + pkt_len); |
| 452 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 453 | /* Wait for completion by testing the OWN bit */ |
| 454 | for (i = 1000; i > 0; i--) { |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 455 | status = readw(&entry->status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 456 | if ((status & 0x8000) == 0) |
| 457 | break; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 458 | udelay(100); |
| 459 | PCNET_DEBUG2("."); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 460 | } |
| 461 | if (i <= 0) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 462 | printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n", |
| 463 | dev->name, lp->cur_tx, status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 464 | pkt_len = 0; |
| 465 | goto failure; |
| 466 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 467 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 468 | /* |
| 469 | * Setup Tx ring. Caution: the write order is important here, |
| 470 | * set the status with the "ownership" bits last. |
| 471 | */ |
Paul Burton | 4677d66 | 2016-05-26 14:49:34 +0100 | [diff] [blame] | 472 | addr = pcnet_virt_to_mem(dev, packet); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 473 | writew(-pkt_len, &entry->length); |
| 474 | writel(0, &entry->misc); |
Daniel Schwierzeck | df50b3b | 2016-01-12 21:48:24 +0100 | [diff] [blame] | 475 | writel(addr, &entry->base); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 476 | writew(0x8300, &entry->status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 477 | |
| 478 | /* Trigger an immediate send poll. */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 479 | pcnet_write_csr(dev, 0, 0x0008); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 480 | |
| 481 | failure: |
| 482 | if (++lp->cur_tx >= TX_RING_SIZE) |
| 483 | lp->cur_tx = 0; |
| 484 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 485 | PCNET_DEBUG2("done\n"); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 486 | return pkt_len; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 489 | static int pcnet_recv (struct eth_device *dev) |
| 490 | { |
| 491 | struct pcnet_rx_head *entry; |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 492 | unsigned char *buf; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 493 | int pkt_len = 0; |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 494 | u16 status, err_status; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 495 | |
| 496 | while (1) { |
Paul Burton | f1ae382 | 2014-04-07 16:41:46 +0100 | [diff] [blame] | 497 | entry = &lp->uc->rx_ring[lp->cur_rx]; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 498 | /* |
| 499 | * If we own the next entry, it's a new packet. Send it up. |
| 500 | */ |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 501 | status = readw(&entry->status); |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 502 | if ((status & 0x8000) != 0) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 503 | break; |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 504 | err_status = status >> 8; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 505 | |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 506 | if (err_status != 0x03) { /* There was an error. */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 507 | printf("%s: Rx%d", dev->name, lp->cur_rx); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 508 | PCNET_DEBUG1(" (status=0x%x)", err_status); |
| 509 | if (err_status & 0x20) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 510 | printf(" Frame"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 511 | if (err_status & 0x10) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 512 | printf(" Overflow"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 513 | if (err_status & 0x08) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 514 | printf(" CRC"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 515 | if (err_status & 0x04) |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 516 | printf(" Fifo"); |
| 517 | printf(" Error\n"); |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 518 | status &= 0x03ff; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 519 | |
| 520 | } else { |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 521 | pkt_len = (readl(&entry->msg_length) & 0xfff) - 4; |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 522 | if (pkt_len < 60) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 523 | printf("%s: Rx%d: invalid packet length %d\n", |
| 524 | dev->name, lp->cur_rx, pkt_len); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 525 | } else { |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 526 | buf = (*lp->rx_buf)[lp->cur_rx]; |
| 527 | invalidate_dcache_range((unsigned long)buf, |
| 528 | (unsigned long)buf + pkt_len); |
Joe Hershberger | 1fd92db | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 529 | net_process_received_packet(buf, pkt_len); |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 530 | PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n", |
Paul Burton | a354ddc | 2014-04-07 16:41:47 +0100 | [diff] [blame] | 531 | lp->cur_rx, pkt_len, buf); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 532 | } |
| 533 | } |
Paul Burton | 6fb49e4 | 2014-04-07 16:41:48 +0100 | [diff] [blame] | 534 | |
| 535 | status |= 0x8000; |
| 536 | writew(status, &entry->status); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 537 | |
| 538 | if (++lp->cur_rx >= RX_RING_SIZE) |
| 539 | lp->cur_rx = 0; |
| 540 | } |
| 541 | return pkt_len; |
| 542 | } |
| 543 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 544 | static void pcnet_halt(struct eth_device *dev) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 545 | { |
| 546 | int i; |
| 547 | |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 548 | PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 549 | |
| 550 | /* Reset the PCnet controller */ |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 551 | pcnet_reset(dev); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 552 | |
| 553 | /* Wait for Stop bit */ |
| 554 | for (i = 1000; i > 0; i--) { |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 555 | if (pcnet_read_csr(dev, 0) & 0x4) |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 556 | break; |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 557 | udelay(10); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 558 | } |
Paul Burton | 6011dab | 2013-11-08 11:18:43 +0000 | [diff] [blame] | 559 | if (i <= 0) |
| 560 | printf("%s: TIMEOUT: controller reset failed\n", dev->name); |
Wolfgang Denk | 11ea26f | 2008-04-24 23:44:26 +0200 | [diff] [blame] | 561 | } |