blob: f97e7f8c6a38e3e9668f3ae10fb8df485d0e859c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
wdenkc6097192002-11-03 00:24:07 +000011#include <malloc.h>
12#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070013#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <asm/io.h>
15#include <pci.h>
16
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020017#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000018
Wolfgang Denk138b6082011-11-05 05:12:58 +000019#define PCNET_DEBUG1(fmt,args...) \
20 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
21#define PCNET_DEBUG2(fmt,args...) \
22 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000023
wdenkc6097192002-11-03 00:24:07 +000024/*
25 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
26 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
27 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
28 */
29#define PCNET_LOG_TX_BUFFERS 0
30#define PCNET_LOG_RX_BUFFERS 2
31
32#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
33#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
34
35#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
36#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
37
38#define PKT_BUF_SZ 1544
39
40/* The PCNET Rx and Tx ring descriptors. */
41struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020042 u32 base;
43 s16 buf_length;
44 s16 status;
45 u32 msg_length;
46 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000047};
48
49struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020050 u32 base;
51 s16 length;
52 s16 status;
53 u32 misc;
54 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000055};
56
57/* The PCNET 32-Bit initialization block, described in databook. */
58struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020059 u16 mode;
60 u16 tlen_rlen;
61 u8 phys_addr[6];
62 u16 reserved;
63 u32 filter[2];
64 /* Receive and transmit ring base, along with extra bits. */
65 u32 rx_ring;
66 u32 tx_ring;
67 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000068};
69
Paul Burtonf1ae3822014-04-07 16:41:46 +010070struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020071 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
72 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
73 struct pcnet_init_block init_block;
Paul Burtonf1ae3822014-04-07 16:41:46 +010074};
75
76typedef struct pcnet_priv {
77 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020078 /* Receive Buffer space */
Paul Burtona354ddc2014-04-07 16:41:47 +010079 unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020080 int cur_rx;
81 int cur_tx;
wdenkc6097192002-11-03 00:24:07 +000082} pcnet_priv_t;
83
84static pcnet_priv_t *lp;
85
86/* Offsets from base I/O address for WIO mode */
87#define PCNET_RDP 0x10
88#define PCNET_RAP 0x12
89#define PCNET_RESET 0x14
90#define PCNET_BDP 0x16
91
Paul Burton6011dab2013-11-08 11:18:43 +000092static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000093{
Daniel Schwierzeck85105802020-05-03 19:43:32 +020094 void __iomem *base = (void __iomem *)dev->iobase;
95
96 writew(index, base + PCNET_RAP);
97 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +000098}
99
Paul Burton6011dab2013-11-08 11:18:43 +0000100static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000101{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200102 void __iomem *base = (void __iomem *)dev->iobase;
103
104 writew(index, base + PCNET_RAP);
105 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000106}
107
Paul Burton6011dab2013-11-08 11:18:43 +0000108static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000109{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200110 void __iomem *base = (void __iomem *)dev->iobase;
111
112 writew(index, base + PCNET_RAP);
113 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000114}
115
Paul Burton6011dab2013-11-08 11:18:43 +0000116static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000117{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200118 void __iomem *base = (void __iomem *)dev->iobase;
119
120 writew(index, base + PCNET_RAP);
121 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000122}
123
Paul Burton6011dab2013-11-08 11:18:43 +0000124static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000125{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200126 void __iomem *base = (void __iomem *)dev->iobase;
127
128 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000129}
130
Paul Burton6011dab2013-11-08 11:18:43 +0000131static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000132{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200133 void __iomem *base = (void __iomem *)dev->iobase;
134
135 writew(88, base + PCNET_RAP);
136 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000137}
138
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200139static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000140static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200141static int pcnet_recv (struct eth_device *dev);
142static void pcnet_halt (struct eth_device *dev);
143static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000144
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100145static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton4677d662016-05-26 14:49:34 +0100146 void *addr)
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100147{
Paul Burton442d2e02016-05-26 14:49:35 +0100148 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100149 void *virt_addr = addr;
150
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100151 return pci_virt_to_mem(devbusfn, virt_addr);
152}
wdenkc6097192002-11-03 00:24:07 +0000153
154static struct pci_device_id supported[] = {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200155 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
156 {}
wdenkc6097192002-11-03 00:24:07 +0000157};
158
159
Paul Burton6011dab2013-11-08 11:18:43 +0000160int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000161{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200162 pci_dev_t devbusfn;
163 struct eth_device *dev;
164 u16 command, status;
165 int dev_nr = 0;
Paul Burtonbed1ca32016-05-26 17:32:29 +0100166 u32 bar;
wdenkc6097192002-11-03 00:24:07 +0000167
Paul Burton6011dab2013-11-08 11:18:43 +0000168 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000169
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200170 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000171
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200172 /*
173 * Find the PCnet PCI device(s).
174 */
Paul Burton6011dab2013-11-08 11:18:43 +0000175 devbusfn = pci_find_devices(supported, dev_nr);
176 if (devbusfn < 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200177 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200178
179 /*
180 * Allocate and pre-fill the device structure.
181 */
Paul Burton6011dab2013-11-08 11:18:43 +0000182 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsu5ed0eec2010-10-19 14:03:45 +0900183 if (!dev) {
184 printf("pcnet: Can not allocate memory\n");
185 break;
186 }
187 memset(dev, 0, sizeof(*dev));
Paul Burton442d2e02016-05-26 14:49:35 +0100188 dev->priv = (void *)(unsigned long)devbusfn;
Paul Burton6011dab2013-11-08 11:18:43 +0000189 sprintf(dev->name, "pcnet#%d", dev_nr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200190
191 /*
192 * Setup the PCI device.
193 */
Marek Vasut69529c92020-04-18 05:11:05 +0200194 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
195 dev->iobase = pci_mem_to_phys(devbusfn, bar);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200196 dev->iobase &= ~0xf;
197
Paul Burton442d2e02016-05-26 14:49:35 +0100198 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
199 dev->name, devbusfn, (unsigned long)dev->iobase);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200200
Marek Vasut69529c92020-04-18 05:11:05 +0200201 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
Paul Burton6011dab2013-11-08 11:18:43 +0000202 pci_write_config_word(devbusfn, PCI_COMMAND, command);
203 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200204 if ((status & command) != command) {
Paul Burton6011dab2013-11-08 11:18:43 +0000205 printf("%s: Couldn't enable IO access or Bus Mastering\n",
206 dev->name);
207 free(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200208 continue;
209 }
210
Paul Burton6011dab2013-11-08 11:18:43 +0000211 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200212
213 /*
214 * Probe the PCnet chip.
215 */
Paul Burton6011dab2013-11-08 11:18:43 +0000216 if (pcnet_probe(dev, bis, dev_nr) < 0) {
217 free(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200218 continue;
219 }
220
221 /*
222 * Setup device structure and register the driver.
223 */
224 dev->init = pcnet_init;
225 dev->halt = pcnet_halt;
226 dev->send = pcnet_send;
227 dev->recv = pcnet_recv;
228
Paul Burton6011dab2013-11-08 11:18:43 +0000229 eth_register(dev);
wdenkc6097192002-11-03 00:24:07 +0000230 }
231
Paul Burton6011dab2013-11-08 11:18:43 +0000232 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000233
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200234 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000235}
236
Paul Burton6011dab2013-11-08 11:18:43 +0000237static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000238{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200239 int chip_version;
240 char *chipname;
241
wdenkc6097192002-11-03 00:24:07 +0000242#ifdef PCNET_HAS_PROM
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200243 int i;
wdenkc6097192002-11-03 00:24:07 +0000244#endif
245
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200246 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000247 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000248
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200249 /* Check if register access is working */
Paul Burton6011dab2013-11-08 11:18:43 +0000250 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
251 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200252 return -1;
253 }
wdenkc6097192002-11-03 00:24:07 +0000254
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200255 /* Identify the chip */
256 chip_version =
Paul Burton6011dab2013-11-08 11:18:43 +0000257 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200258 if ((chip_version & 0xfff) != 0x003)
259 return -1;
260 chip_version = (chip_version >> 12) & 0xffff;
261 switch (chip_version) {
262 case 0x2621:
263 chipname = "PCnet/PCI II 79C970A"; /* PCI */
264 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200265 case 0x2625:
266 chipname = "PCnet/FAST III 79C973"; /* PCI */
267 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200268 case 0x2627:
269 chipname = "PCnet/FAST III 79C975"; /* PCI */
270 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200271 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000272 printf("%s: PCnet version %#x not supported\n",
273 dev->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200274 return -1;
275 }
wdenkc6097192002-11-03 00:24:07 +0000276
Paul Burton6011dab2013-11-08 11:18:43 +0000277 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000278
279#ifdef PCNET_HAS_PROM
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200280 /*
281 * In most chips, after a chip reset, the ethernet address is read from
282 * the station address PROM at the base address and programmed into the
283 * "Physical Address Registers" CSR12-14.
284 */
285 for (i = 0; i < 3; i++) {
286 unsigned int val;
287
Paul Burton6011dab2013-11-08 11:18:43 +0000288 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200289 /* There may be endianness issues here. */
290 dev->enetaddr[2 * i] = val & 0x0ff;
291 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
292 }
wdenkc6097192002-11-03 00:24:07 +0000293#endif /* PCNET_HAS_PROM */
294
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200295 return 0;
wdenkc6097192002-11-03 00:24:07 +0000296}
297
Paul Burton6011dab2013-11-08 11:18:43 +0000298static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000299{
Paul Burtonf1ae3822014-04-07 16:41:46 +0100300 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200301 int i, val;
Paul Burton442d2e02016-05-26 14:49:35 +0100302 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000303
Paul Burton6011dab2013-11-08 11:18:43 +0000304 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000305
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200306 /* Switch pcnet to 32bit mode */
Paul Burton6011dab2013-11-08 11:18:43 +0000307 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000308
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200309 /* Set/reset autoselect bit */
Paul Burton6011dab2013-11-08 11:18:43 +0000310 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200311 val |= 2;
Paul Burton6011dab2013-11-08 11:18:43 +0000312 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000313
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200314 /* Enable auto negotiate, setup, disable fd */
Paul Burton6011dab2013-11-08 11:18:43 +0000315 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200316 val |= 0x20;
Paul Burton6011dab2013-11-08 11:18:43 +0000317 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000318
wdenkc6097192002-11-03 00:24:07 +0000319 /*
Paul Burton62715a22013-11-08 11:18:46 +0000320 * Enable NOUFLO on supported controllers, with the transmit
321 * start point set to the full packet. This will cause entire
322 * packets to be buffered by the ethernet controller before
323 * transmission, eliminating underflows which are common on
324 * slower devices. Controllers which do not support NOUFLO will
325 * simply be left with a larger transmit FIFO threshold.
326 */
327 val = pcnet_read_bcr(dev, 18);
328 val |= 1 << 11;
329 pcnet_write_bcr(dev, 18, val);
330 val = pcnet_read_csr(dev, 80);
331 val |= 0x3 << 10;
332 pcnet_write_csr(dev, 80, val);
333
334 /*
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200335 * We only maintain one structure because the drivers will never
336 * be used concurrently. In 32bit mode the RX and TX ring entries
337 * must be aligned on 16-byte boundaries.
wdenkc6097192002-11-03 00:24:07 +0000338 */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200339 if (lp == NULL) {
Paul Burton442d2e02016-05-26 14:49:35 +0100340 addr = (unsigned long)malloc(sizeof(pcnet_priv_t) + 0x10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200341 addr = (addr + 0xf) & ~0xf;
Paul Burton6011dab2013-11-08 11:18:43 +0000342 lp = (pcnet_priv_t *)addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100343
Paul Burton442d2e02016-05-26 14:49:35 +0100344 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
345 sizeof(*lp->uc));
Paul Burtonf1ae3822014-04-07 16:41:46 +0100346 flush_dcache_range(addr, addr + sizeof(*lp->uc));
Marek Vasut3c0bcb92020-04-18 02:32:19 +0200347 addr = (unsigned long)map_physmem(addr,
348 roundup(sizeof(*lp->uc), ARCH_DMA_MINALIGN),
349 MAP_NOCACHE);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100350 lp->uc = (struct pcnet_uncached_priv *)addr;
Paul Burtona354ddc2014-04-07 16:41:47 +0100351
Paul Burton442d2e02016-05-26 14:49:35 +0100352 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
353 sizeof(*lp->rx_buf));
Paul Burtona354ddc2014-04-07 16:41:47 +0100354 flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
355 lp->rx_buf = (void *)addr;
wdenkc6097192002-11-03 00:24:07 +0000356 }
wdenkc6097192002-11-03 00:24:07 +0000357
Paul Burtonf1ae3822014-04-07 16:41:46 +0100358 uc = lp->uc;
359
360 uc->init_block.mode = cpu_to_le16(0x0000);
361 uc->init_block.filter[0] = 0x00000000;
362 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000363
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200364 /*
365 * Initialize the Rx ring.
366 */
367 lp->cur_rx = 0;
368 for (i = 0; i < RX_RING_SIZE; i++) {
Paul Burton4677d662016-05-26 14:49:34 +0100369 addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100370 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100371 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
372 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200373 PCNET_DEBUG1
374 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100375 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
376 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000377 }
wdenkc6097192002-11-03 00:24:07 +0000378
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200379 /*
380 * Initialize the Tx ring. The Tx buffer address is filled in as
381 * needed, but we do need to clear the upper ownership bit.
382 */
383 lp->cur_tx = 0;
384 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100385 uc->tx_ring[i].base = 0;
386 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200387 }
388
389 /*
390 * Setup Init Block.
391 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100392 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200393
394 for (i = 0; i < 6; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100395 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
396 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200397 }
398
Paul Burtonf1ae3822014-04-07 16:41:46 +0100399 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000400 RX_RING_LEN_BITS);
Paul Burton4677d662016-05-26 14:49:34 +0100401 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100402 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton4677d662016-05-26 14:49:34 +0100403 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100404 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200405
Paul Burton6011dab2013-11-08 11:18:43 +0000406 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100407 uc->init_block.tlen_rlen,
408 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200409
410 /*
411 * Tell the controller where the Init Block is located.
412 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100413 barrier();
Paul Burton4677d662016-05-26 14:49:34 +0100414 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton6011dab2013-11-08 11:18:43 +0000415 pcnet_write_csr(dev, 1, addr & 0xffff);
416 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200417
Paul Burton6011dab2013-11-08 11:18:43 +0000418 pcnet_write_csr(dev, 4, 0x0915);
419 pcnet_write_csr(dev, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200420
421 /* Wait for Init Done bit */
422 for (i = 10000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000423 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200424 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000425 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200426 }
427 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000428 printf("%s: TIMEOUT: controller init failed\n", dev->name);
429 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200430 return -1;
431 }
432
433 /*
434 * Finally start network controller operation.
435 */
Paul Burton6011dab2013-11-08 11:18:43 +0000436 pcnet_write_csr(dev, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200437
438 return 0;
wdenkc6097192002-11-03 00:24:07 +0000439}
440
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000441static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000442{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200443 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100444 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100445 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000446
Paul Burton6011dab2013-11-08 11:18:43 +0000447 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
448 packet);
wdenkc6097192002-11-03 00:24:07 +0000449
Paul Burtonf3ac8662013-11-08 11:18:45 +0000450 flush_dcache_range((unsigned long)packet,
451 (unsigned long)packet + pkt_len);
452
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200453 /* Wait for completion by testing the OWN bit */
454 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100455 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200456 if ((status & 0x8000) == 0)
457 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000458 udelay(100);
459 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200460 }
461 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000462 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
463 dev->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200464 pkt_len = 0;
465 goto failure;
466 }
wdenkc6097192002-11-03 00:24:07 +0000467
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200468 /*
469 * Setup Tx ring. Caution: the write order is important here,
470 * set the status with the "ownership" bits last.
471 */
Paul Burton4677d662016-05-26 14:49:34 +0100472 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton6fb49e42014-04-07 16:41:48 +0100473 writew(-pkt_len, &entry->length);
474 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100475 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100476 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200477
478 /* Trigger an immediate send poll. */
Paul Burton6011dab2013-11-08 11:18:43 +0000479 pcnet_write_csr(dev, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200480
481 failure:
482 if (++lp->cur_tx >= TX_RING_SIZE)
483 lp->cur_tx = 0;
484
Paul Burton6011dab2013-11-08 11:18:43 +0000485 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200486 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000487}
488
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200489static int pcnet_recv (struct eth_device *dev)
490{
491 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100492 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200493 int pkt_len = 0;
Paul Burton6fb49e42014-04-07 16:41:48 +0100494 u16 status, err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200495
496 while (1) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100497 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200498 /*
499 * If we own the next entry, it's a new packet. Send it up.
500 */
Paul Burton6fb49e42014-04-07 16:41:48 +0100501 status = readw(&entry->status);
Paul Burton6011dab2013-11-08 11:18:43 +0000502 if ((status & 0x8000) != 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200503 break;
Paul Burton6fb49e42014-04-07 16:41:48 +0100504 err_status = status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200505
Paul Burton6fb49e42014-04-07 16:41:48 +0100506 if (err_status != 0x03) { /* There was an error. */
Paul Burton6011dab2013-11-08 11:18:43 +0000507 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton6fb49e42014-04-07 16:41:48 +0100508 PCNET_DEBUG1(" (status=0x%x)", err_status);
509 if (err_status & 0x20)
Paul Burton6011dab2013-11-08 11:18:43 +0000510 printf(" Frame");
Paul Burton6fb49e42014-04-07 16:41:48 +0100511 if (err_status & 0x10)
Paul Burton6011dab2013-11-08 11:18:43 +0000512 printf(" Overflow");
Paul Burton6fb49e42014-04-07 16:41:48 +0100513 if (err_status & 0x08)
Paul Burton6011dab2013-11-08 11:18:43 +0000514 printf(" CRC");
Paul Burton6fb49e42014-04-07 16:41:48 +0100515 if (err_status & 0x04)
Paul Burton6011dab2013-11-08 11:18:43 +0000516 printf(" Fifo");
517 printf(" Error\n");
Paul Burton6fb49e42014-04-07 16:41:48 +0100518 status &= 0x03ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200519
520 } else {
Paul Burton6fb49e42014-04-07 16:41:48 +0100521 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200522 if (pkt_len < 60) {
Paul Burton6011dab2013-11-08 11:18:43 +0000523 printf("%s: Rx%d: invalid packet length %d\n",
524 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200525 } else {
Paul Burtona354ddc2014-04-07 16:41:47 +0100526 buf = (*lp->rx_buf)[lp->cur_rx];
527 invalidate_dcache_range((unsigned long)buf,
528 (unsigned long)buf + pkt_len);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500529 net_process_received_packet(buf, pkt_len);
Paul Burton6011dab2013-11-08 11:18:43 +0000530 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burtona354ddc2014-04-07 16:41:47 +0100531 lp->cur_rx, pkt_len, buf);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200532 }
533 }
Paul Burton6fb49e42014-04-07 16:41:48 +0100534
535 status |= 0x8000;
536 writew(status, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200537
538 if (++lp->cur_rx >= RX_RING_SIZE)
539 lp->cur_rx = 0;
540 }
541 return pkt_len;
542}
543
Paul Burton6011dab2013-11-08 11:18:43 +0000544static void pcnet_halt(struct eth_device *dev)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200545{
546 int i;
547
Paul Burton6011dab2013-11-08 11:18:43 +0000548 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200549
550 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000551 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200552
553 /* Wait for Stop bit */
554 for (i = 1000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000555 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200556 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000557 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200558 }
Paul Burton6011dab2013-11-08 11:18:43 +0000559 if (i <= 0)
560 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200561}