blob: 72d9750528f96bb8de744d1e8531dc03c2c2359a [file] [log] [blame]
Wolfgang Denk86ea5f92006-02-22 00:43:16 +01001/*
Detlev Zundela99715b2008-04-18 14:50:01 +02002 * (C) Copyright 2006-2008
Wolfgang Denk86ea5f92006-02-22 00:43:16 +01003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5200
33#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
34#define CONFIG_MCC200 1 /* ... on MCC200 board */
35
Wolfgang Denk2ae18242010-10-06 09:05:45 +020036/*
37 * Valid values for CONFIG_SYS_TEXT_BASE are:
38 * 0xFC000000 boot low (standard configuration)
39 * 0xFFF00000 boot high
40 * 0x00100000 boot from RAM (for testing only)
41 */
42#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0xFC000000
44#endif
45
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010047
48#define CONFIG_MISC_INIT_R
49
Wolfgang Denk360b4102006-09-03 18:17:46 +020050#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
51#define BOOTFLAG_WARM 0x02 /* Software reboot */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010052
Becky Bruce31d82672008-05-08 19:02:12 -050053#define CONFIG_HIGH_BATS 1 /* High BATs supported */
54
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010055/*
56 * Serial console configuration
Wolfgang Denk87791f32006-07-11 00:23:54 +020057 *
58 * To select console on the one of 8 external UARTs,
59 * define CONFIG_QUART_CONSOLE as 1, 2, 3, or 4 for the first Quad UART,
60 * or as 5, 6, 7, or 8 for the second Quad UART.
Wolfgang Denk463764c2006-08-17 00:36:51 +020061 * COM11, COM12, COM13, COM14 are located on the second Quad UART.
Wolfgang Denk87791f32006-07-11 00:23:54 +020062 *
63 * CONFIG_PSC_CONSOLE must be undefined in this case.
64 */
Wolfgang Denked1cf842006-08-24 00:26:42 +020065#if !defined(CONFIG_PRS200)
66/* MCC200 configuration: */
Wolfgang Denk463764c2006-08-17 00:36:51 +020067#ifdef CONFIG_CONSOLE_COM12
68#define CONFIG_QUART_CONSOLE 6 /* console is on UARTF of QUART2 */
69#else
70#define CONFIG_QUART_CONSOLE 8 /* console is on UARTH of QUART2 */
71#endif
Wolfgang Denked1cf842006-08-24 00:26:42 +020072#else
73/* PRS200 configuration: */
74#undef CONFIG_QUART_CONSOLE
75#endif /* CONFIG_PRS200 */
Wolfgang Denk87791f32006-07-11 00:23:54 +020076/*
77 * To select console on PSC1, define CONFIG_PSC_CONSOLE as 1
78 * and undefine CONFIG_QUART_CONSOLE.
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010079 */
Wolfgang Denked1cf842006-08-24 00:26:42 +020080#if !defined(CONFIG_PRS200)
81/* MCC200 configuration: */
Wolfgang Denk0fd30252006-08-30 23:02:10 +020082#define CONFIG_SERIAL_MULTI 1
83#define CONFIG_PSC_CONSOLE 1 /* PSC1 may be COM */
84#define CONFIG_PSC_CONSOLE2 2 /* PSC2 is PSoC */
Wolfgang Denked1cf842006-08-24 00:26:42 +020085#else
86/* PRS200 configuration: */
87#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
88#endif
Wolfgang Denk0fd30252006-08-30 23:02:10 +020089#if defined(CONFIG_QUART_CONSOLE) && defined(CONFIG_PSC_CONSOLE) && \
90 !defined(CONFIG_SERIAL_MULTI)
Wolfgang Denk87791f32006-07-11 00:23:54 +020091#error "Select only one console device!"
92#endif
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010093#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010095
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010096#define CONFIG_MII 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010097
Wolfgang Denk86ea5f92006-02-22 00:43:16 +010098#define CONFIG_DOS_PARTITION
99
100/* USB */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100101#define CONFIG_USB_OHCI
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100102#define CONFIG_USB_STORAGE
Andrei Safronovcdb97a62006-12-08 16:23:08 +0100103/* automatic software updates (see board/mcc200/auto_update.c) */
104#define CONFIG_AUTO_UPDATE 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100105
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100106
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500107/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -0500108 * BOOTP options
109 */
110#define CONFIG_BOOTP_BOOTFILESIZE
111#define CONFIG_BOOTP_BOOTPATH
112#define CONFIG_BOOTP_GATEWAY
113#define CONFIG_BOOTP_HOSTNAME
114
115
116/*
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500117 * Command line configuration.
118 */
119#include <config_cmd_default.h>
120
121#define CONFIG_CMD_BEDBUG
122#define CONFIG_CMD_FAT
123#define CONFIG_CMD_I2C
124#define CONFIG_CMD_USB
125
Wolfgang Denka4d26362007-08-12 15:11:38 +0200126#undef CONFIG_CMD_NET
127
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100128
129/*
130 * Autobooting
131 */
Wolfgang Denka4d26362007-08-12 15:11:38 +0200132#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100133
134#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100135 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100136 "echo"
137
138#undef CONFIG_BOOTARGS
139
Wolfgang Denk3b0ff842006-08-25 11:47:06 +0200140#define XMK_STR(x) #x
141#define MK_STR(x) XMK_STR(x)
Wolfgang Denked1cf842006-08-24 00:26:42 +0200142
143#ifdef CONFIG_PRS200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144# define CONFIG_SYS__BOARDNAME "prs200"
145# define CONFIG_SYS__LINUX_CONSOLE "ttyS0"
Wolfgang Denked1cf842006-08-24 00:26:42 +0200146#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147# define CONFIG_SYS__BOARDNAME "mcc200"
148# define CONFIG_SYS__LINUX_CONSOLE "ttyEU5"
Wolfgang Denked1cf842006-08-24 00:26:42 +0200149#endif
150
Wolfgang Denka4d26362007-08-12 15:11:38 +0200151/* Network */
152#define CONFIG_ETHADDR 00:17:17:ff:00:00
153#define CONFIG_IPADDR 10.76.9.29
154#define CONFIG_SERVERIP 10.76.9.1
155
156#include <version.h> /* For U-Boot version */
157
Wolfgang Denked1cf842006-08-24 00:26:42 +0200158#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denka4d26362007-08-12 15:11:38 +0200159 "ubootver=" U_BOOT_VERSION "\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100160 "netdev=eth0\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161 "hostname=" CONFIG_SYS__BOARDNAME "\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100162 "nfsargs=setenv bootargs root=/dev/nfs rw " \
163 "nfsroot=${serverip}:${rootpath}\0" \
Wolfgang Denka4d26362007-08-12 15:11:38 +0200164 "ramargs=setenv bootargs root=/dev/mtdblock2 " \
165 "rootfstype=cramfs\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100166 "addip=setenv bootargs ${bootargs} " \
167 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
168 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk113f64e2006-08-25 01:38:04 +0200169 "addcons=setenv bootargs ${bootargs} " \
Detlev Zundela99715b2008-04-18 14:50:01 +0200170 "console=${console},${baudrate} " \
171 "ubootver=${ubootver} board=${board}\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200172 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100173 "bootm ${kernel_addr}\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200174 "flash_self=run ramargs addip addcons;" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100175 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200176 "net_nfs=tftp 200000 ${bootfile};" \
177 "run nfsargs addip addcons;bootm\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178 "console=" CONFIG_SYS__LINUX_CONSOLE "\0" \
Wolfgang Denk82f2e332006-02-28 18:39:20 +0100179 "rootpath=/opt/eldk/ppc_6xx\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180 "bootfile=/tftpboot/" CONFIG_SYS__BOARDNAME "/uImage\0" \
181 "load=tftp 200000 /tftpboot/" CONFIG_SYS__BOARDNAME "/u-boot.bin\0" \
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200182 "text_base=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
Wolfgang Denka4d26362007-08-12 15:11:38 +0200183 "kernel_addr=0xFC0C0000\0" \
Wolfgang Denked1cf842006-08-24 00:26:42 +0200184 "update=protect off ${text_base} +${filesize};" \
185 "era ${text_base} +${filesize};" \
186 "cp.b 200000 ${text_base} ${filesize}\0" \
Stefan Roese58ad4972006-02-28 15:33:28 +0100187 "unlock=yes\0" \
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100188 ""
Wolfgang Denked1cf842006-08-24 00:26:42 +0200189#undef MK_STR
190#undef XMK_STR
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100191
192#define CONFIG_BOOTCOMMAND "run flash_self"
193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
195#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Wolfgang Denk82f2e332006-02-28 18:39:20 +0100196
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100197/*
198 * IPB Bus clocking configuration.
199 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100201
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100202/*
203 * I2C configuration
204 */
205#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
209#define CONFIG_SYS_I2C_SLAVE 0x7F
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100210
211/*
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100212 * Flash configuration (8,16 or 32 MB)
213 * TEXT base always at 0xFFF00000
214 * ENV_ADDR always at 0xFFF40000
Stefan Roese58ad4972006-02-28 15:33:28 +0100215 * FLASH_BASE at 0xFC000000 for 64 MB (only 32MB are supported, not enough addr lines!!!)
Wolfgang Denk360b4102006-09-03 18:17:46 +0200216 * 0xFE000000 for 32 MB
217 * 0xFF000000 for 16 MB
218 * 0xFF800000 for 8 MB
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100219 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_BASE 0xfc000000
221#define CONFIG_SYS_FLASH_SIZE 0x04000000
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200224#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
229#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
232#define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
235#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
238#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Stefan Roese58ad4972006-02-28 15:33:28 +0100239
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200240#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese58ad4972006-02-28 15:33:28 +0100241
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200242#define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200244#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese58ad4972006-02-28 15:33:28 +0100245
246/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200247#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
248#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese58ad4972006-02-28 15:33:28 +0100249
250#define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100251
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200252#if CONFIG_SYS_TEXT_BASE == CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_LOWBOOT 1
Wolfgang Denkf149d862006-05-05 00:59:28 +0200254#endif
255
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100256/*
257 * Memory map
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_MBAR 0xf0000000
260#define CONFIG_SYS_SDRAM_BASE 0x00000000
261#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100262
263/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
265#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100266
267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
269#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
270#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100271
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200272#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
274# define CONFIG_SYS_RAMBOOT 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100275#endif
276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
278#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
279#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100280
281/*
282 * Ethernet configuration
283 */
Ben Warren86321fc2009-02-05 23:58:25 -0800284/* #define CONFIG_MPC5xxx_FEC 1 */
285/* #define CONFIG_MPC5xxx_FEC_MII100 */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100286/*
Ben Warren86321fc2009-02-05 23:58:25 -0800287 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100288 */
Ben Warren86321fc2009-02-05 23:58:25 -0800289/* #define CONFIG_MPC5xxx_FEC_MII10 */
Stefan Roese58ad4972006-02-28 15:33:28 +0100290#define CONFIG_PHY_ADDR 1
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100291
292/*
Wolfgang Denke8143e72006-08-30 23:09:00 +0200293 * LCD Splash Screen
294 */
Wolfgang Denk360b4102006-09-03 18:17:46 +0200295#if !defined(CONFIG_PRS200)
Wolfgang Denke8143e72006-08-30 23:09:00 +0200296#define CONFIG_LCD 1
Sergei Poselenov638dd142007-02-27 12:40:16 +0300297#define CONFIG_PROGRESSBAR 1
Wolfgang Denk360b4102006-09-03 18:17:46 +0200298#endif
299
Wolfgang Denke8143e72006-08-30 23:09:00 +0200300#if defined(CONFIG_LCD)
301#define CONFIG_SPLASH_SCREEN 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
Wolfgang Denk360b4102006-09-03 18:17:46 +0200303#define LCD_BPP LCD_MONOCHROME
Wolfgang Denke8143e72006-08-30 23:09:00 +0200304#endif
305
306/*
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100307 * GPIO configuration
308 */
Wolfgang Denkbfc81252006-03-06 13:03:37 +0100309/* 0x10000004 = 32MB SDRAM */
310/* 0x90000004 = 64MB SDRAM */
Wolfgang Denke8143e72006-08-30 23:09:00 +0200311#if defined(CONFIG_LCD)
312/* set PSC2 in UART mode */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_GPS_PORT_CONFIG 0x00000044
Wolfgang Denke8143e72006-08-30 23:09:00 +0200314#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_GPS_PORT_CONFIG 0x00000004
Wolfgang Denke8143e72006-08-30 23:09:00 +0200316#endif
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100317
318/*
319 * Miscellaneous configurable options
320 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_LONGHELP /* undef to save memory */
322#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500323#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100325#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100327#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
329#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
330#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
333#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100334
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100336
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500340#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500342#endif
343
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100344/*
345 * Various low-level settings
346 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
348#define CONFIG_SYS_HID0_FINAL HID0_ICE
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100349
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
351#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
352#define CONFIG_SYS_BOOTCS_CFG 0x0004fb00
353#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
354#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100355
Wolfgang Denk05d8dce2006-03-23 17:10:30 +0100356/* Quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_CS2_START 0x80000000
358#define CONFIG_SYS_CS2_SIZE 0x00001000
359#define CONFIG_SYS_CS2_CFG 0x1d300
Wolfgang Denk05d8dce2006-03-23 17:10:30 +0100360
Wolfgang Denka874c8c2006-07-06 22:31:16 +0200361/* Second Quad UART @0x80010000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_CS1_START 0x80010000
363#define CONFIG_SYS_CS1_SIZE 0x00001000
364#define CONFIG_SYS_CS1_CFG 0x1d300
Wolfgang Denka874c8c2006-07-06 22:31:16 +0200365
Wolfgang Denka4d26362007-08-12 15:11:38 +0200366/* Leica - build revision resistors */
367/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_CS3_START 0x80020000
369#define CONFIG_SYS_CS3_SIZE 0x00000004
370#define CONFIG_SYS_CS3_CFG 0x1d300
Wolfgang Denka4d26362007-08-12 15:11:38 +0200371*/
372
Wolfgang Denk87791f32006-07-11 00:23:54 +0200373/*
374 * Select one of quarts as a default
375 * console. If undefined - PSC console
376 * wil be default
377 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_CS_BURST 0x00000000
379#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100382
Wolfgang Denk87791f32006-07-11 00:23:54 +0200383/*
384 * QUART Expanders support
385 */
386#if defined(CONFIG_QUART_CONSOLE)
387/*
388 * We'll use NS16550 chip routines,
389 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_NS16550 1
391#define CONFIG_SYS_NS16550_SERIAL 1
Wolfgang Denk87791f32006-07-11 00:23:54 +0200392#define CONFIG_CONS_INDEX 1
393/*
394 * To achieve necessary offset on SC16C554
395 * A0-A2 (register select) pins with NS16550
396 * functions (in struct NS16550), REG_SIZE
397 * should be 4, because A0-A2 pins are connected
398 * to DA2-DA4 address bus lines.
399 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_NS16550_REG_SIZE 4
Wolfgang Denk87791f32006-07-11 00:23:54 +0200401/*
402 * LocalPlus Bus already inited in cpu_init_f(),
403 * so can work with QUART's chip selects.
404 * One of four SC16C554 UARTs is selected with
405 * A3-A4 (DA5-DA6) lines.
406 */
Wolfgang Denked1cf842006-08-24 00:26:42 +0200407#if (CONFIG_QUART_CONSOLE > 0) && (CONFIG_QUART_CONSOLE < 5) && !defined(CONFIG_PRS200)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CS2_START | (CONFIG_QUART_CONSOLE - 1)<<5)
Wolfgang Denk87791f32006-07-11 00:23:54 +0200409#elif (CONFIG_QUART_CONSOLE > 4) && (CONFIG_QUART_CONSOLE < 9)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CS1_START | (CONFIG_QUART_CONSOLE - 5)<<5)
Wolfgang Denkefd988e2009-10-19 09:18:57 +0200411#else
Wolfgang Denk87791f32006-07-11 00:23:54 +0200412#error "Wrong QUART expander number."
413#endif
414
415/*
416 * SC16C554 chip's external crystal oscillator frequency
417 * is 7.3728 MHz
418 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_NS16550_CLK 7372800
Wolfgang Denk87791f32006-07-11 00:23:54 +0200420#endif /* CONFIG_QUART_CONSOLE */
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100421/*-----------------------------------------------------------------------
422 * USB stuff
423 *-----------------------------------------------------------------------
424 */
425#define CONFIG_USB_CLOCK 0x0001BBBB
426#define CONFIG_USB_CONFIG 0x00005000
427
Wolfgang Denka4d26362007-08-12 15:11:38 +0200428#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
429#define CONFIG_AUTOBOOT_STOP_STR "432"
430#define CONFIG_SILENT_CONSOLE 1
431
Wolfgang Denk86ea5f92006-02-22 00:43:16 +0100432#endif /* __CONFIG_H */