blob: 06289343124ec913af91e4833a08aec015a4b8e4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wenaf62a552011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wenaf62a552011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
10#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070011#include <cpu_func.h>
Faiz Abbas3d296362019-06-11 00:43:34 +053012#include <dm.h>
Simon Glass2a809092016-06-12 23:30:27 -060013#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Lei Wenaf62a552011-06-28 21:50:06 +000015#include <malloc.h>
16#include <mmc.h>
17#include <sdhci.h>
Simon Glass90526e92020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glasscd93d622020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060020#include <linux/delay.h>
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090021#include <linux/dma-mapping.h>
Jaehoon Chungfac8bfd2020-03-27 13:08:00 +090022#include <phys2bus.h>
Lei Wenaf62a552011-06-28 21:50:06 +000023
Lei Wenaf62a552011-06-28 21:50:06 +000024static void sdhci_reset(struct sdhci_host *host, u8 mask)
25{
26 unsigned long timeout;
27
28 /* Wait max 100 ms */
29 timeout = 100;
30 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
31 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
32 if (timeout == 0) {
Darwin Rambo30e6d972013-12-19 15:13:25 -080033 printf("%s: Reset 0x%x never completed.\n",
34 __func__, (int)mask);
Lei Wenaf62a552011-06-28 21:50:06 +000035 return;
36 }
37 timeout--;
38 udelay(1000);
39 }
40}
41
42static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
43{
44 int i;
45 if (cmd->resp_type & MMC_RSP_136) {
46 /* CRC is stripped so we need to do some shifting. */
47 for (i = 0; i < 4; i++) {
48 cmd->response[i] = sdhci_readl(host,
49 SDHCI_RESPONSE + (3-i)*4) << 8;
50 if (i != 3)
51 cmd->response[i] |= sdhci_readb(host,
52 SDHCI_RESPONSE + (3-i)*4-1);
53 }
54 } else {
55 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
56 }
57}
58
59static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
60{
61 int i;
62 char *offs;
63 for (i = 0; i < data->blocksize; i += 4) {
64 offs = data->dest + i;
65 if (data->flags == MMC_DATA_READ)
66 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
67 else
68 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
69 }
70}
Faiz Abbas37cb6262019-04-16 23:06:58 +053071
Faiz Abbas37cb6262019-04-16 23:06:58 +053072#if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Faiz Abbas6d6af202019-04-16 23:06:57 +053073static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
74 int *is_aligned, int trans_bytes)
75{
Jaehoon Chung804c7f42012-09-20 20:31:55 +000076 unsigned char ctrl;
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090077 void *buf;
Faiz Abbas6d6af202019-04-16 23:06:57 +053078
79 if (data->flags == MMC_DATA_READ)
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090080 buf = data->dest;
Faiz Abbas6d6af202019-04-16 23:06:57 +053081 else
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090082 buf = (void *)data->src;
Faiz Abbas6d6af202019-04-16 23:06:57 +053083
Faiz Abbas37cb6262019-04-16 23:06:58 +053084 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
85 ctrl &= ~SDHCI_CTRL_DMA_MASK;
86 if (host->flags & USE_ADMA64)
87 ctrl |= SDHCI_CTRL_ADMA64;
88 else if (host->flags & USE_ADMA)
89 ctrl |= SDHCI_CTRL_ADMA32;
90 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
91
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090092 if (host->flags & USE_SDMA &&
93 (host->force_align_buffer ||
94 (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR &&
95 ((unsigned long)buf & 0x7) != 0x0))) {
96 *is_aligned = 0;
97 if (data->flags != MMC_DATA_READ)
98 memcpy(host->align_buffer, buf, trans_bytes);
99 buf = host->align_buffer;
100 }
101
102 host->start_addr = dma_map_single(buf, trans_bytes,
103 mmc_get_dma_dir(data));
104
Faiz Abbas37cb6262019-04-16 23:06:58 +0530105 if (host->flags & USE_SDMA) {
Jaehoon Chungfac8bfd2020-03-27 13:08:00 +0900106 sdhci_writel(host, phys_to_bus((ulong)host->start_addr),
107 SDHCI_DMA_ADDRESS);
Michael Walle4d6a7732020-09-23 12:42:51 +0200108 }
109#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
110 else if (host->flags & (USE_ADMA | USE_ADMA64)) {
111 sdhci_prepare_adma_table(host->adma_desc_table, data,
112 host->start_addr);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530113
Masahiro Yamadaa2b02212020-02-14 16:40:23 +0900114 sdhci_writel(host, lower_32_bits(host->adma_addr),
115 SDHCI_ADMA_ADDRESS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530116 if (host->flags & USE_ADMA64)
Masahiro Yamadaa2b02212020-02-14 16:40:23 +0900117 sdhci_writel(host, upper_32_bits(host->adma_addr),
Faiz Abbas37cb6262019-04-16 23:06:58 +0530118 SDHCI_ADMA_ADDRESS_HI);
Faiz Abbas6d6af202019-04-16 23:06:57 +0530119 }
Michael Walle4d6a7732020-09-23 12:42:51 +0200120#endif
Faiz Abbas6d6af202019-04-16 23:06:57 +0530121}
122#else
123static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
124 int *is_aligned, int trans_bytes)
125{}
126#endif
127static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data)
128{
129 dma_addr_t start_addr = host->start_addr;
130 unsigned int stat, rdy, mask, timeout, block = 0;
131 bool transfer_done = false;
Lei Wenaf62a552011-06-28 21:50:06 +0000132
Jaehoon Chung5d48e422012-09-20 20:31:54 +0000133 timeout = 1000000;
Lei Wenaf62a552011-06-28 21:50:06 +0000134 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
135 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
136 do {
137 stat = sdhci_readl(host, SDHCI_INT_STATUS);
138 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada61f2e5e2017-12-30 02:00:12 +0900139 pr_debug("%s: Error detected in status(0x%X)!\n",
140 __func__, stat);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900141 return -EIO;
Lei Wenaf62a552011-06-28 21:50:06 +0000142 }
Alex Deymo7dde50d2017-04-02 01:24:34 -0700143 if (!transfer_done && (stat & rdy)) {
Lei Wenaf62a552011-06-28 21:50:06 +0000144 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
145 continue;
146 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
147 sdhci_transfer_pio(host, data);
148 data->dest += data->blocksize;
Alex Deymo7dde50d2017-04-02 01:24:34 -0700149 if (++block >= data->blocks) {
150 /* Keep looping until the SDHCI_INT_DATA_END is
151 * cleared, even if we finished sending all the
152 * blocks.
153 */
154 transfer_done = true;
155 continue;
156 }
Lei Wenaf62a552011-06-28 21:50:06 +0000157 }
Faiz Abbas37cb6262019-04-16 23:06:58 +0530158 if ((host->flags & USE_DMA) && !transfer_done &&
Faiz Abbas6d6af202019-04-16 23:06:57 +0530159 (stat & SDHCI_INT_DMA_END)) {
Lei Wenaf62a552011-06-28 21:50:06 +0000160 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530161 if (host->flags & USE_SDMA) {
162 start_addr &=
163 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
164 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
Jaehoon Chungfac8bfd2020-03-27 13:08:00 +0900165 sdhci_writel(host, phys_to_bus((ulong)start_addr),
Faiz Abbas37cb6262019-04-16 23:06:58 +0530166 SDHCI_DMA_ADDRESS);
167 }
Lei Wenaf62a552011-06-28 21:50:06 +0000168 }
Lei Wena004abd2011-10-08 04:14:57 +0000169 if (timeout-- > 0)
170 udelay(10);
171 else {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800172 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900173 return -ETIMEDOUT;
Lei Wena004abd2011-10-08 04:14:57 +0000174 }
Lei Wenaf62a552011-06-28 21:50:06 +0000175 } while (!(stat & SDHCI_INT_DATA_END));
Masahiro Yamada4155ad92020-02-14 16:40:27 +0900176
177 dma_unmap_single(host->start_addr, data->blocks * data->blocksize,
178 mmc_get_dma_dir(data));
179
Lei Wenaf62a552011-06-28 21:50:06 +0000180 return 0;
181}
182
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200183/*
184 * No command will be sent by driver if card is busy, so driver must wait
185 * for card ready state.
186 * Every time when card is busy after timeout then (last) timeout value will be
187 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900188 * Each function call will use last timeout value.
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200189 */
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900190#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad8ce77b2016-08-25 16:07:38 +0900191#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed90bb432016-06-29 13:42:01 -0700192#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200193
Simon Glasse7881d82017-07-29 11:35:31 -0600194#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600195static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
196 struct mmc_data *data)
Lei Wenaf62a552011-06-28 21:50:06 +0000197{
Simon Glassef1e4ed2016-06-12 23:30:28 -0600198 struct mmc *mmc = mmc_get_mmc_dev(dev);
199
200#else
201static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
202 struct mmc_data *data)
203{
204#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200205 struct sdhci_host *host = mmc->priv;
Lei Wenaf62a552011-06-28 21:50:06 +0000206 unsigned int stat = 0;
207 int ret = 0;
208 int trans_bytes = 0, is_aligned = 1;
209 u32 mask, flags, mode;
Faiz Abbas6d6af202019-04-16 23:06:57 +0530210 unsigned int time = 0;
Simon Glass19d2e342016-05-14 14:03:04 -0600211 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumar36332b62018-05-03 12:20:54 +0530212 ulong start = get_timer(0);
Lei Wenaf62a552011-06-28 21:50:06 +0000213
Faiz Abbas6d6af202019-04-16 23:06:57 +0530214 host->start_addr = 0;
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200215 /* Timeout unit - ms */
Masahiro Yamadad8ce77b2016-08-25 16:07:38 +0900216 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wenaf62a552011-06-28 21:50:06 +0000217
Lei Wenaf62a552011-06-28 21:50:06 +0000218 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
219
220 /* We shouldn't wait for data inihibit for stop commands, even
221 though they might use busy signaling */
Siva Durga Prasad Paladugub88a7a42018-04-19 12:37:05 +0530222 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION ||
Siva Durga Prasad Paladugu1a7414f2018-06-13 11:43:01 +0530223 ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
224 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data))
Lei Wenaf62a552011-06-28 21:50:06 +0000225 mask &= ~SDHCI_DATA_INHIBIT;
226
227 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200228 if (time >= cmd_timeout) {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800229 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900230 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200231 cmd_timeout += cmd_timeout;
232 printf("timeout increasing to: %u ms.\n",
233 cmd_timeout);
234 } else {
235 puts("timeout.\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900236 return -ECOMM;
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200237 }
Lei Wenaf62a552011-06-28 21:50:06 +0000238 }
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200239 time++;
Lei Wenaf62a552011-06-28 21:50:06 +0000240 udelay(1000);
241 }
242
Jorge Ramirez-Ortiz713e6812017-11-02 15:10:21 +0100243 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
244
Lei Wenaf62a552011-06-28 21:50:06 +0000245 mask = SDHCI_INT_RESPONSE;
Siva Durga Prasad Paladugu1a7414f2018-06-13 11:43:01 +0530246 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
247 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)
Siva Durga Prasad Paladugub88a7a42018-04-19 12:37:05 +0530248 mask = SDHCI_INT_DATA_AVAIL;
249
Lei Wenaf62a552011-06-28 21:50:06 +0000250 if (!(cmd->resp_type & MMC_RSP_PRESENT))
251 flags = SDHCI_CMD_RESP_NONE;
252 else if (cmd->resp_type & MMC_RSP_136)
253 flags = SDHCI_CMD_RESP_LONG;
254 else if (cmd->resp_type & MMC_RSP_BUSY) {
255 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Jaehoon Chung17ea3c82016-07-12 21:18:46 +0900256 if (data)
257 mask |= SDHCI_INT_DATA_END;
Lei Wenaf62a552011-06-28 21:50:06 +0000258 } else
259 flags = SDHCI_CMD_RESP_SHORT;
260
261 if (cmd->resp_type & MMC_RSP_CRC)
262 flags |= SDHCI_CMD_CRC;
263 if (cmd->resp_type & MMC_RSP_OPCODE)
264 flags |= SDHCI_CMD_INDEX;
Siva Durga Prasad Paladugu434f9d42018-05-29 20:03:10 +0530265 if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
266 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
Lei Wenaf62a552011-06-28 21:50:06 +0000267 flags |= SDHCI_CMD_DATA;
268
Darwin Rambo30e6d972013-12-19 15:13:25 -0800269 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardtbb7b4ef2017-11-10 21:13:34 +0100270 if (data) {
Lei Wenaf62a552011-06-28 21:50:06 +0000271 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
272 mode = SDHCI_TRNS_BLK_CNT_EN;
273 trans_bytes = data->blocks * data->blocksize;
274 if (data->blocks > 1)
275 mode |= SDHCI_TRNS_MULTI;
276
277 if (data->flags == MMC_DATA_READ)
278 mode |= SDHCI_TRNS_READ;
279
Faiz Abbas37cb6262019-04-16 23:06:58 +0530280 if (host->flags & USE_DMA) {
Faiz Abbas6d6af202019-04-16 23:06:57 +0530281 mode |= SDHCI_TRNS_DMA;
282 sdhci_prepare_dma(host, data, &is_aligned, trans_bytes);
Lei Wenaf62a552011-06-28 21:50:06 +0000283 }
284
Lei Wenaf62a552011-06-28 21:50:06 +0000285 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
286 data->blocksize),
287 SDHCI_BLOCK_SIZE);
288 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
289 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu5e1c23c2015-03-23 17:57:00 -0500290 } else if (cmd->resp_type & MMC_RSP_BUSY) {
291 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wenaf62a552011-06-28 21:50:06 +0000292 }
293
294 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Lei Wenaf62a552011-06-28 21:50:06 +0000295 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese29905a42015-06-29 14:58:08 +0200296 start = get_timer(0);
Lei Wenaf62a552011-06-28 21:50:06 +0000297 do {
298 stat = sdhci_readl(host, SDHCI_INT_STATUS);
299 if (stat & SDHCI_INT_ERROR)
300 break;
Lei Wenaf62a552011-06-28 21:50:06 +0000301
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900302 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
303 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
304 return 0;
305 } else {
306 printf("%s: Timeout for status update!\n",
307 __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900308 return -ETIMEDOUT;
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900309 }
Jaehoon Chung3a638322012-04-23 02:36:25 +0000310 }
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900311 } while ((stat & mask) != mask);
Jaehoon Chung3a638322012-04-23 02:36:25 +0000312
Lei Wenaf62a552011-06-28 21:50:06 +0000313 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
314 sdhci_cmd_done(host, cmd);
315 sdhci_writel(host, mask, SDHCI_INT_STATUS);
316 } else
317 ret = -1;
318
319 if (!ret && data)
Faiz Abbas6d6af202019-04-16 23:06:57 +0530320 ret = sdhci_transfer_data(host, data);
Lei Wenaf62a552011-06-28 21:50:06 +0000321
Tushar Behera13243f22012-09-20 20:31:57 +0000322 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
323 udelay(1000);
324
Lei Wenaf62a552011-06-28 21:50:06 +0000325 stat = sdhci_readl(host, SDHCI_INT_STATUS);
326 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
327 if (!ret) {
328 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
329 !is_aligned && (data->flags == MMC_DATA_READ))
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900330 memcpy(data->dest, host->align_buffer, trans_bytes);
Lei Wenaf62a552011-06-28 21:50:06 +0000331 return 0;
332 }
333
334 sdhci_reset(host, SDHCI_RESET_CMD);
335 sdhci_reset(host, SDHCI_RESET_DATA);
336 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900337 return -ETIMEDOUT;
Lei Wenaf62a552011-06-28 21:50:06 +0000338 else
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900339 return -ECOMM;
Lei Wenaf62a552011-06-28 21:50:06 +0000340}
341
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530342#if defined(CONFIG_DM_MMC) && defined(MMC_SUPPORTS_TUNING)
343static int sdhci_execute_tuning(struct udevice *dev, uint opcode)
344{
345 int err;
346 struct mmc *mmc = mmc_get_mmc_dev(dev);
347 struct sdhci_host *host = mmc->priv;
348
349 debug("%s\n", __func__);
350
Ramon Friedb70fe962018-05-14 15:02:30 +0300351 if (host->ops && host->ops->platform_execute_tuning) {
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530352 err = host->ops->platform_execute_tuning(mmc, opcode);
353 if (err)
354 return err;
355 return 0;
356 }
357 return 0;
358}
359#endif
Faiz Abbas3966c7d2019-06-11 00:43:35 +0530360int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000361{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200362 struct sdhci_host *host = mmc->priv;
Stefan Roese899fb9e2016-12-12 08:34:42 +0100363 unsigned int div, clk = 0, timeout;
Lei Wenaf62a552011-06-28 21:50:06 +0000364
Wenyou Yang79667b72015-09-22 14:59:25 +0800365 /* Wait max 20 ms */
366 timeout = 200;
367 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
368 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
369 if (timeout == 0) {
370 printf("%s: Timeout to wait cmd & data inhibit\n",
371 __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900372 return -EBUSY;
Wenyou Yang79667b72015-09-22 14:59:25 +0800373 }
374
375 timeout--;
376 udelay(100);
377 }
378
Stefan Roese899fb9e2016-12-12 08:34:42 +0100379 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wenaf62a552011-06-28 21:50:06 +0000380
381 if (clock == 0)
382 return 0;
383
Ramon Friedb70fe962018-05-14 15:02:30 +0300384 if (host->ops && host->ops->set_delay)
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530385 host->ops->set_delay(host);
386
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900387 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800388 /*
389 * Check if the Host Controller supports Programmable Clock
390 * Mode.
391 */
392 if (host->clk_mul) {
393 for (div = 1; div <= 1024; div++) {
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800394 if ((host->max_clk / div) <= clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000395 break;
396 }
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800397
398 /*
399 * Set Programmable Clock Mode in the Clock
400 * Control register.
401 */
402 clk = SDHCI_PROG_CLOCK_MODE;
403 div--;
404 } else {
405 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100406 if (host->max_clk <= clock) {
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800407 div = 1;
408 } else {
409 for (div = 2;
410 div < SDHCI_MAX_DIV_SPEC_300;
411 div += 2) {
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100412 if ((host->max_clk / div) <= clock)
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800413 break;
414 }
415 }
416 div >>= 1;
Lei Wenaf62a552011-06-28 21:50:06 +0000417 }
418 } else {
419 /* Version 2.00 divisors must be a power of 2. */
420 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100421 if ((host->max_clk / div) <= clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000422 break;
423 }
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800424 div >>= 1;
Lei Wenaf62a552011-06-28 21:50:06 +0000425 }
Lei Wenaf62a552011-06-28 21:50:06 +0000426
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900427 if (host->ops && host->ops->set_clock)
Jaehoon Chung62226b62016-12-30 15:30:18 +0900428 host->ops->set_clock(host, div);
Jaehoon Chungb09ed6e2012-08-30 16:24:11 +0000429
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800430 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wenaf62a552011-06-28 21:50:06 +0000431 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
432 << SDHCI_DIVIDER_HI_SHIFT;
433 clk |= SDHCI_CLOCK_INT_EN;
434 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
435
436 /* Wait max 20 ms */
437 timeout = 20;
438 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
439 & SDHCI_CLOCK_INT_STABLE)) {
440 if (timeout == 0) {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800441 printf("%s: Internal clock never stabilised.\n",
442 __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900443 return -EBUSY;
Lei Wenaf62a552011-06-28 21:50:06 +0000444 }
445 timeout--;
446 udelay(1000);
447 }
448
449 clk |= SDHCI_CLOCK_CARD_EN;
450 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
451 return 0;
452}
453
454static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
455{
456 u8 pwr = 0;
457
458 if (power != (unsigned short)-1) {
459 switch (1 << power) {
460 case MMC_VDD_165_195:
461 pwr = SDHCI_POWER_180;
462 break;
463 case MMC_VDD_29_30:
464 case MMC_VDD_30_31:
465 pwr = SDHCI_POWER_300;
466 break;
467 case MMC_VDD_32_33:
468 case MMC_VDD_33_34:
469 pwr = SDHCI_POWER_330;
470 break;
471 }
472 }
473
474 if (pwr == 0) {
475 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
476 return;
477 }
478
479 pwr |= SDHCI_POWER_ON;
480
481 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
482}
483
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530484void sdhci_set_uhs_timing(struct sdhci_host *host)
485{
Masahiro Yamadafdd84c82020-02-14 16:40:24 +0900486 struct mmc *mmc = host->mmc;
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530487 u32 reg;
488
489 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
490 reg &= ~SDHCI_CTRL_UHS_MASK;
491
492 switch (mmc->selected_mode) {
493 case UHS_SDR50:
494 case MMC_HS_52:
495 reg |= SDHCI_CTRL_UHS_SDR50;
496 break;
497 case UHS_DDR50:
498 case MMC_DDR_52:
499 reg |= SDHCI_CTRL_UHS_DDR50;
500 break;
501 case UHS_SDR104:
502 case MMC_HS_200:
503 reg |= SDHCI_CTRL_UHS_SDR104;
504 break;
505 default:
506 reg |= SDHCI_CTRL_UHS_SDR12;
507 }
508
509 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
510}
511
Simon Glasse7881d82017-07-29 11:35:31 -0600512#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600513static int sdhci_set_ios(struct udevice *dev)
514{
515 struct mmc *mmc = mmc_get_mmc_dev(dev);
516#else
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900517static int sdhci_set_ios(struct mmc *mmc)
Lei Wenaf62a552011-06-28 21:50:06 +0000518{
Simon Glassef1e4ed2016-06-12 23:30:28 -0600519#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000520 u32 ctrl;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200521 struct sdhci_host *host = mmc->priv;
Jagan Tekif12341a2020-06-18 19:33:12 +0530522 bool no_hispd_bit = false;
Lei Wenaf62a552011-06-28 21:50:06 +0000523
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900524 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung62226b62016-12-30 15:30:18 +0900525 host->ops->set_control_reg(host);
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000526
Lei Wenaf62a552011-06-28 21:50:06 +0000527 if (mmc->clock != host->clock)
528 sdhci_set_clock(mmc, mmc->clock);
529
Siva Durga Prasad Paladugu2a2d7ef2018-04-19 12:37:04 +0530530 if (mmc->clk_disable)
531 sdhci_set_clock(mmc, 0);
532
Lei Wenaf62a552011-06-28 21:50:06 +0000533 /* Set bus width */
534 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
535 if (mmc->bus_width == 8) {
536 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900537 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
538 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wenaf62a552011-06-28 21:50:06 +0000539 ctrl |= SDHCI_CTRL_8BITBUS;
540 } else {
Matt Reimerf88a4292015-02-19 11:22:53 -0700541 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
542 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wenaf62a552011-06-28 21:50:06 +0000543 ctrl &= ~SDHCI_CTRL_8BITBUS;
544 if (mmc->bus_width == 4)
545 ctrl |= SDHCI_CTRL_4BITBUS;
546 else
547 ctrl &= ~SDHCI_CTRL_4BITBUS;
548 }
549
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100550 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
Jagan Tekif12341a2020-06-18 19:33:12 +0530551 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE)) {
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000552 ctrl &= ~SDHCI_CTRL_HISPD;
Jagan Tekif12341a2020-06-18 19:33:12 +0530553 no_hispd_bit = true;
554 }
555
556 if (!no_hispd_bit) {
557 if (mmc->selected_mode == MMC_HS ||
558 mmc->selected_mode == SD_HS ||
559 mmc->selected_mode == MMC_DDR_52 ||
560 mmc->selected_mode == MMC_HS_200 ||
561 mmc->selected_mode == MMC_HS_400 ||
562 mmc->selected_mode == UHS_SDR25 ||
563 mmc->selected_mode == UHS_SDR50 ||
564 mmc->selected_mode == UHS_SDR104 ||
565 mmc->selected_mode == UHS_DDR50)
566 ctrl |= SDHCI_CTRL_HISPD;
567 else
568 ctrl &= ~SDHCI_CTRL_HISPD;
569 }
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000570
Lei Wenaf62a552011-06-28 21:50:06 +0000571 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900572
Stefan Roese210841c2016-12-12 08:24:56 +0100573 /* If available, call the driver specific "post" set_ios() function */
574 if (host->ops && host->ops->set_ios_post)
Faiz Abbasa8185c52019-06-11 00:43:37 +0530575 return host->ops->set_ios_post(host);
Stefan Roese210841c2016-12-12 08:24:56 +0100576
Simon Glassef1e4ed2016-06-12 23:30:28 -0600577 return 0;
Lei Wenaf62a552011-06-28 21:50:06 +0000578}
579
Jeroen Hofstee6588c782014-10-08 22:57:43 +0200580static int sdhci_init(struct mmc *mmc)
Lei Wenaf62a552011-06-28 21:50:06 +0000581{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200582 struct sdhci_host *host = mmc->priv;
T Karthik Reddy451931e2019-06-25 13:39:03 +0200583#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO)
584 struct udevice *dev = mmc->dev;
585
Baruch Siach58d65d52019-07-22 19:14:06 +0300586 gpio_request_by_name(dev, "cd-gpios", 0,
T Karthik Reddy451931e2019-06-25 13:39:03 +0200587 &host->cd_gpio, GPIOD_IS_IN);
588#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000589
Masahiro Yamada8d549b62016-08-25 16:07:34 +0900590 sdhci_reset(host, SDHCI_RESET_ALL);
591
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900592#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
593 host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
Masahiro Yamadaf5df6aa2020-02-14 16:40:22 +0900594 /*
595 * Always use this bounce-buffer when CONFIG_FIXED_SDHCI_ALIGNED_BUFFER
596 * is defined.
597 */
598 host->force_align_buffer = true;
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900599#else
600 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) {
601 host->align_buffer = memalign(8, 512 * 1024);
602 if (!host->align_buffer) {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800603 printf("%s: Aligned buffer alloc failed!!!\n",
604 __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900605 return -ENOMEM;
Lei Wenaf62a552011-06-28 21:50:06 +0000606 }
607 }
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900608#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000609
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200610 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger470dcc72012-08-17 10:18:55 +0000611
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900612 if (host->ops && host->ops->get_cd)
Jaehoon Chung6f88a3a2016-12-30 15:30:15 +0900613 host->ops->get_cd(host);
Joe Hershberger470dcc72012-08-17 10:18:55 +0000614
Łukasz Majewskice0c1bc2013-01-11 05:08:54 +0000615 /* Enable only interrupts served by the SD controller */
Darwin Rambo30e6d972013-12-19 15:13:25 -0800616 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
617 SDHCI_INT_ENABLE);
Łukasz Majewskice0c1bc2013-01-11 05:08:54 +0000618 /* Mask all sdhci interrupt sources */
619 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wenaf62a552011-06-28 21:50:06 +0000620
Lei Wenaf62a552011-06-28 21:50:06 +0000621 return 0;
622}
623
Simon Glasse7881d82017-07-29 11:35:31 -0600624#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600625int sdhci_probe(struct udevice *dev)
626{
627 struct mmc *mmc = mmc_get_mmc_dev(dev);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200628
Simon Glassef1e4ed2016-06-12 23:30:28 -0600629 return sdhci_init(mmc);
630}
631
Faiz Abbascb884342020-02-26 13:44:31 +0530632static int sdhci_deferred_probe(struct udevice *dev)
633{
634 int err;
635 struct mmc *mmc = mmc_get_mmc_dev(dev);
636 struct sdhci_host *host = mmc->priv;
637
638 if (host->ops && host->ops->deferred_probe) {
639 err = host->ops->deferred_probe(host);
640 if (err)
641 return err;
642 }
643 return 0;
644}
645
Baruch Siach1b716952019-11-03 12:00:27 +0200646static int sdhci_get_cd(struct udevice *dev)
T Karthik Reddyda18c622019-06-25 13:39:04 +0200647{
648 struct mmc *mmc = mmc_get_mmc_dev(dev);
649 struct sdhci_host *host = mmc->priv;
650 int value;
651
652 /* If nonremovable, assume that the card is always present. */
653 if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE)
654 return 1;
655 /* If polling, assume that the card is always present. */
656 if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL)
657 return 1;
658
659#if CONFIG_IS_ENABLED(DM_GPIO)
660 value = dm_gpio_get_value(&host->cd_gpio);
661 if (value >= 0) {
662 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
663 return !value;
664 else
665 return value;
666 }
667#endif
668 value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
669 SDHCI_CARD_PRESENT);
670 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
671 return !value;
672 else
673 return value;
674}
675
Simon Glassef1e4ed2016-06-12 23:30:28 -0600676const struct dm_mmc_ops sdhci_ops = {
677 .send_cmd = sdhci_send_command,
678 .set_ios = sdhci_set_ios,
T Karthik Reddyda18c622019-06-25 13:39:04 +0200679 .get_cd = sdhci_get_cd,
Faiz Abbascb884342020-02-26 13:44:31 +0530680 .deferred_probe = sdhci_deferred_probe,
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530681#ifdef MMC_SUPPORTS_TUNING
682 .execute_tuning = sdhci_execute_tuning,
683#endif
Simon Glassef1e4ed2016-06-12 23:30:28 -0600684};
685#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200686static const struct mmc_ops sdhci_ops = {
687 .send_cmd = sdhci_send_command,
688 .set_ios = sdhci_set_ios,
689 .init = sdhci_init,
690};
Simon Glassef1e4ed2016-06-12 23:30:28 -0600691#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200692
Jaehoon Chung14bed522016-07-26 19:06:24 +0900693int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100694 u32 f_max, u32 f_min)
Simon Glass2a809092016-06-12 23:30:27 -0600695{
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530696 u32 caps, caps_1 = 0;
Faiz Abbas3d296362019-06-11 00:43:34 +0530697#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200698 u64 dt_caps, dt_caps_mask;
Jaehoon Chung14bed522016-07-26 19:06:24 +0900699
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200700 dt_caps_mask = dev_read_u64_default(host->mmc->dev,
701 "sdhci-caps-mask", 0);
702 dt_caps = dev_read_u64_default(host->mmc->dev,
703 "sdhci-caps", 0);
Michal Simekb5a33872020-07-29 15:42:26 +0200704 caps = ~lower_32_bits(dt_caps_mask) &
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200705 sdhci_readl(host, SDHCI_CAPABILITIES);
Michal Simekb5a33872020-07-29 15:42:26 +0200706 caps |= lower_32_bits(dt_caps);
Faiz Abbas3d296362019-06-11 00:43:34 +0530707#else
Jaehoon Chung14bed522016-07-26 19:06:24 +0900708 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Faiz Abbas3d296362019-06-11 00:43:34 +0530709#endif
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200710 debug("%s, caps: 0x%x\n", __func__, caps);
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900711
Masahiro Yamada45a68fe2016-12-07 22:10:29 +0900712#ifdef CONFIG_MMC_SDHCI_SDMA
Jaehoon Chungfabb3a42020-03-27 13:08:01 +0900713 if ((caps & SDHCI_CAN_DO_SDMA)) {
714 host->flags |= USE_SDMA;
715 } else {
Matthias Brugger7acdc9a2020-05-12 12:02:06 +0200716 debug("%s: Your controller doesn't support SDMA!!\n",
717 __func__);
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900718 }
719#endif
Faiz Abbas37cb6262019-04-16 23:06:58 +0530720#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
721 if (!(caps & SDHCI_CAN_DO_ADMA2)) {
722 printf("%s: Your controller doesn't support SDMA!!\n",
723 __func__);
724 return -EINVAL;
725 }
Michael Walle4d6a7732020-09-23 12:42:51 +0200726 host->adma_desc_table = sdhci_adma_init();
Faiz Abbas37cb6262019-04-16 23:06:58 +0530727 host->adma_addr = (dma_addr_t)host->adma_desc_table;
Michael Walle4d6a7732020-09-23 12:42:51 +0200728
Faiz Abbas37cb6262019-04-16 23:06:58 +0530729#ifdef CONFIG_DMA_ADDR_T_64BIT
730 host->flags |= USE_ADMA64;
731#else
732 host->flags |= USE_ADMA;
733#endif
734#endif
Jaehoon Chung895549a2016-09-26 08:10:01 +0900735 if (host->quirks & SDHCI_QUIRK_REG32_RW)
736 host->version =
737 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
738 else
739 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung14bed522016-07-26 19:06:24 +0900740
741 cfg->name = host->name;
Simon Glasse7881d82017-07-29 11:35:31 -0600742#ifndef CONFIG_DM_MMC
Simon Glass2a809092016-06-12 23:30:27 -0600743 cfg->ops = &sdhci_ops;
744#endif
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800745
746 /* Check whether the clock multiplier is supported or not */
747 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Faiz Abbas3d296362019-06-11 00:43:34 +0530748#if CONFIG_IS_ENABLED(DM_MMC)
Michal Simekb5a33872020-07-29 15:42:26 +0200749 caps_1 = ~upper_32_bits(dt_caps_mask) &
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200750 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Michal Simekb5a33872020-07-29 15:42:26 +0200751 caps_1 |= upper_32_bits(dt_caps);
Faiz Abbas3d296362019-06-11 00:43:34 +0530752#else
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800753 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
Faiz Abbas3d296362019-06-11 00:43:34 +0530754#endif
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200755 debug("%s, caps_1: 0x%x\n", __func__, caps_1);
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800756 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
757 SDHCI_CLOCK_MUL_SHIFT;
758 }
759
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100760 if (host->max_clk == 0) {
Jaehoon Chung14bed522016-07-26 19:06:24 +0900761 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100762 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glass2a809092016-06-12 23:30:27 -0600763 SDHCI_CLOCK_BASE_SHIFT;
764 else
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100765 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glass2a809092016-06-12 23:30:27 -0600766 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100767 host->max_clk *= 1000000;
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800768 if (host->clk_mul)
769 host->max_clk *= host->clk_mul;
Simon Glass2a809092016-06-12 23:30:27 -0600770 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100771 if (host->max_clk == 0) {
Masahiro Yamada6c679542016-08-25 16:07:35 +0900772 printf("%s: Hardware doesn't specify base clock frequency\n",
773 __func__);
Simon Glass2a809092016-06-12 23:30:27 -0600774 return -EINVAL;
Masahiro Yamada6c679542016-08-25 16:07:35 +0900775 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100776 if (f_max && (f_max < host->max_clk))
777 cfg->f_max = f_max;
778 else
779 cfg->f_max = host->max_clk;
780 if (f_min)
781 cfg->f_min = f_min;
Simon Glass2a809092016-06-12 23:30:27 -0600782 else {
Jaehoon Chung14bed522016-07-26 19:06:24 +0900783 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glass2a809092016-06-12 23:30:27 -0600784 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
785 else
786 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
787 }
788 cfg->voltages = 0;
789 if (caps & SDHCI_CAN_VDD_330)
790 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
791 if (caps & SDHCI_CAN_VDD_300)
792 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
793 if (caps & SDHCI_CAN_VDD_180)
794 cfg->voltages |= MMC_VDD_165_195;
795
Masahiro Yamada3137e642016-08-25 16:07:36 +0900796 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
797 cfg->voltages |= host->voltages;
798
Faiz Abbas620bb462020-07-23 09:42:19 +0530799 if (caps & SDHCI_CAN_DO_HISPD)
800 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
801
802 cfg->host_caps |= MMC_MODE_4BIT;
Jaehoon Chung3fd0a9b2016-12-30 15:30:21 +0900803
804 /* Since Host Controller Version3.0 */
Jaehoon Chung14bed522016-07-26 19:06:24 +0900805 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chungecd7b242016-12-30 15:30:11 +0900806 if (!(caps & SDHCI_CAN_DO_8BIT))
807 cfg->host_caps &= ~MMC_MODE_8BIT;
Simon Glass2a809092016-06-12 23:30:27 -0600808 }
809
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100810 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
811 cfg->host_caps &= ~MMC_MODE_HS;
812 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
813 }
814
Ashok Reddy Soma7a49a162020-10-23 04:58:57 -0600815 if (!(cfg->voltages & MMC_VDD_165_195) ||
816 (host->quirks & SDHCI_QUIRK_NO_1_8_V))
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530817 caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
818 SDHCI_SUPPORT_DDR50);
819
820 if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
821 SDHCI_SUPPORT_DDR50))
822 cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25);
823
824 if (caps_1 & SDHCI_SUPPORT_SDR104) {
825 cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50);
826 /*
827 * SD3.0: SDR104 is supported so (for eMMC) the caps2
828 * field can be promoted to support HS200.
829 */
830 cfg->host_caps |= MMC_CAP(MMC_HS_200);
831 } else if (caps_1 & SDHCI_SUPPORT_SDR50) {
832 cfg->host_caps |= MMC_CAP(UHS_SDR50);
833 }
834
835 if (caps_1 & SDHCI_SUPPORT_DDR50)
836 cfg->host_caps |= MMC_CAP(UHS_DDR50);
837
Jaehoon Chung14bed522016-07-26 19:06:24 +0900838 if (host->host_caps)
839 cfg->host_caps |= host->host_caps;
Simon Glass2a809092016-06-12 23:30:27 -0600840
841 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
842
843 return 0;
844}
845
Simon Glassef1e4ed2016-06-12 23:30:28 -0600846#ifdef CONFIG_BLK
847int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
848{
849 return mmc_bind(dev, mmc, cfg);
850}
851#else
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100852int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Lei Wenaf62a552011-06-28 21:50:06 +0000853{
Masahiro Yamada6c679542016-08-25 16:07:35 +0900854 int ret;
855
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100856 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamada6c679542016-08-25 16:07:35 +0900857 if (ret)
858 return ret;
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000859
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200860 host->mmc = mmc_create(&host->cfg, host);
861 if (host->mmc == NULL) {
862 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900863 return -ENOMEM;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200864 }
Lei Wenaf62a552011-06-28 21:50:06 +0000865
866 return 0;
867}
Simon Glassef1e4ed2016-06-12 23:30:28 -0600868#endif