blob: fc6bd2d213813f35b8462e9783fc9515d54a9c55 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Andy Fleming1ced1212008-02-06 01:19:40 -06002 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Andy Fleming75b9d4a2008-08-31 16:33:26 -050028#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000029#include <common.h>
30#include <watchdog.h>
31#include <command.h>
Andy Fleming75b9d4a2008-08-31 16:33:26 -050032#include <tsec.h>
Ben Warren3456a142008-10-22 23:20:29 -070033#include <netdev.h>
wdenk42d1f032003-10-15 23:53:47 +000034#include <asm/cache.h>
Sergei Poselenov740280e2008-06-06 15:42:40 +020035#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000036
James Yang591933c2008-02-08 16:44:53 -060037DECLARE_GLOBAL_DATA_PTR;
38
Andy Fleming1ced1212008-02-06 01:19:40 -060039struct cpu_type cpu_type_list [] = {
Kumar Gala4dbdb762008-06-10 16:53:46 -050040 CPU_TYPE_ENTRY(8533, 8533),
41 CPU_TYPE_ENTRY(8533, 8533_E),
Kumar Galaef50d6c2008-08-12 11:14:19 -050042 CPU_TYPE_ENTRY(8536, 8536),
43 CPU_TYPE_ENTRY(8536, 8536_E),
Kumar Gala4dbdb762008-06-10 16:53:46 -050044 CPU_TYPE_ENTRY(8540, 8540),
45 CPU_TYPE_ENTRY(8541, 8541),
46 CPU_TYPE_ENTRY(8541, 8541_E),
47 CPU_TYPE_ENTRY(8543, 8543),
48 CPU_TYPE_ENTRY(8543, 8543_E),
49 CPU_TYPE_ENTRY(8544, 8544),
50 CPU_TYPE_ENTRY(8544, 8544_E),
51 CPU_TYPE_ENTRY(8545, 8545),
52 CPU_TYPE_ENTRY(8545, 8545_E),
53 CPU_TYPE_ENTRY(8547, 8547_E),
54 CPU_TYPE_ENTRY(8548, 8548),
55 CPU_TYPE_ENTRY(8548, 8548_E),
56 CPU_TYPE_ENTRY(8555, 8555),
57 CPU_TYPE_ENTRY(8555, 8555_E),
58 CPU_TYPE_ENTRY(8560, 8560),
59 CPU_TYPE_ENTRY(8567, 8567),
60 CPU_TYPE_ENTRY(8567, 8567_E),
61 CPU_TYPE_ENTRY(8568, 8568),
62 CPU_TYPE_ENTRY(8568, 8568_E),
63 CPU_TYPE_ENTRY(8572, 8572),
64 CPU_TYPE_ENTRY(8572, 8572_E),
Andy Fleming1ced1212008-02-06 01:19:40 -060065};
66
Anatolij Gustschin96026d42008-06-12 12:40:11 +020067struct cpu_type *identify_cpu(u32 ver)
Kumar Gala4dbdb762008-06-10 16:53:46 -050068{
69 int i;
70 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
71 if (cpu_type_list[i].soc_ver == ver)
72 return &cpu_type_list[i];
73
74 return NULL;
75}
76
wdenk42d1f032003-10-15 23:53:47 +000077int checkcpu (void)
78{
wdenk97d80fc2004-06-09 00:34:46 +000079 sys_info_t sysinfo;
80 uint lcrr; /* local bus clock ratio register */
81 uint clkdiv; /* clock divider portion of lcrr */
82 uint pvr, svr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050083 uint fam;
wdenk97d80fc2004-06-09 00:34:46 +000084 uint ver;
85 uint major, minor;
Kumar Gala4dbdb762008-06-10 16:53:46 -050086 struct cpu_type *cpu;
Wolfgang Denk08ef89e2008-10-19 02:35:49 +020087 char buf1[32], buf2[32];
Kumar Galaee1e35b2008-05-29 01:21:24 -050088#ifdef CONFIG_DDR_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Jason Jinc0391112008-09-27 14:40:57 +080090 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
91 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galaee1e35b2008-05-29 01:21:24 -050092#else
93 u32 ddr_ratio = 0;
94#endif
wdenk42d1f032003-10-15 23:53:47 +000095
wdenk97d80fc2004-06-09 00:34:46 +000096 svr = get_svr();
Andy Fleming1ced1212008-02-06 01:19:40 -060097 ver = SVR_SOC_VER(svr);
wdenk97d80fc2004-06-09 00:34:46 +000098 major = SVR_MAJ(svr);
Kumar Galaef50d6c2008-08-12 11:14:19 -050099#ifdef CONFIG_MPC8536
100 major &= 0x7; /* the msb of this nibble is a mfg code */
101#endif
wdenk97d80fc2004-06-09 00:34:46 +0000102 minor = SVR_MIN(svr);
103
Ed Swarthout6856b3d2008-10-08 23:37:59 -0500104#if (CONFIG_NUM_CPUS > 1)
105 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
106 printf("CPU%d: ", pic->whoami);
107#else
wdenk6c9e7892005-03-15 22:56:53 +0000108 puts("CPU: ");
Ed Swarthout6856b3d2008-10-08 23:37:59 -0500109#endif
Andy Fleming1ced1212008-02-06 01:19:40 -0600110
Kumar Gala4dbdb762008-06-10 16:53:46 -0500111 cpu = identify_cpu(ver);
112 if (cpu) {
113 puts(cpu->name);
Andy Fleming1ced1212008-02-06 01:19:40 -0600114
Kim Phillips06b41862008-06-17 17:45:22 -0500115 if (IS_E_PROCESSOR(svr))
Kumar Gala4dbdb762008-06-10 16:53:46 -0500116 puts("E");
117 } else {
wdenk97d80fc2004-06-09 00:34:46 +0000118 puts("Unknown");
Kumar Gala4dbdb762008-06-10 16:53:46 -0500119 }
Andy Fleming1ced1212008-02-06 01:19:40 -0600120
wdenk97d80fc2004-06-09 00:34:46 +0000121 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +0000122
wdenk6c9e7892005-03-15 22:56:53 +0000123 pvr = get_pvr();
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500124 fam = PVR_FAM(pvr);
wdenk6c9e7892005-03-15 22:56:53 +0000125 ver = PVR_VER(pvr);
126 major = PVR_MAJ(pvr);
127 minor = PVR_MIN(pvr);
128
129 printf("Core: ");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500130 switch (fam) {
131 case PVR_FAM(PVR_85xx):
wdenk6c9e7892005-03-15 22:56:53 +0000132 puts("E500");
133 break;
134 default:
135 puts("Unknown");
136 break;
137 }
Kumar Gala0f060c32008-10-23 01:47:38 -0500138
139 if (PVR_MEM(pvr) == 0x03)
140 puts("MC");
141
wdenk6c9e7892005-03-15 22:56:53 +0000142 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
143
wdenk97d80fc2004-06-09 00:34:46 +0000144 get_sys_info(&sysinfo);
145
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500146 puts("Clock Configuration:\n");
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200147 printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freqProcessor));
148 printf("CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
Kumar Galaee1e35b2008-05-29 01:21:24 -0500149
Kumar Galad4357932007-12-07 04:59:26 -0600150 switch (ddr_ratio) {
151 case 0x0:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200152 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
153 strmhz(buf1, sysinfo.freqDDRBus/2),
154 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600155 break;
156 case 0x7:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200157 printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
158 strmhz(buf1, sysinfo.freqDDRBus/2),
159 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600160 break;
161 default:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200162 printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
163 strmhz(buf1, sysinfo.freqDDRBus/2),
164 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600165 break;
166 }
wdenk97d80fc2004-06-09 00:34:46 +0000167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#if defined(CONFIG_SYS_LBC_LCRR)
169 lcrr = CONFIG_SYS_LBC_LCRR;
wdenk97d80fc2004-06-09 00:34:46 +0000170#else
171 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
wdenk97d80fc2004-06-09 00:34:46 +0000173
174 lcrr = lbc->lcrr;
175 }
176#endif
177 clkdiv = lcrr & 0x0f;
178 if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
Kumar Galaef50d6c2008-08-12 11:14:19 -0500179#if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544) || \
180 defined(CONFIG_MPC8572) || defined(CONFIG_MPC8536)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500181 /*
182 * Yes, the entire PQ38 family use the same
183 * bit-representation for twice the clock divider values.
184 */
185 clkdiv *= 2;
186#endif
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200187 printf("LBC:%-4s MHz\n",
188 strmhz(buf1, sysinfo.freqSystemBus / clkdiv));
wdenk97d80fc2004-06-09 00:34:46 +0000189 } else {
wdenk6c9e7892005-03-15 22:56:53 +0000190 printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
wdenk97d80fc2004-06-09 00:34:46 +0000191 }
192
Andy Fleming1ced1212008-02-06 01:19:40 -0600193#ifdef CONFIG_CPM2
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200194 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
Andy Fleming1ced1212008-02-06 01:19:40 -0600195#endif
wdenk97d80fc2004-06-09 00:34:46 +0000196
wdenk6c9e7892005-03-15 22:56:53 +0000197 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000198
199 return 0;
200}
201
202
203/* ------------------------------------------------------------------------- */
204
205int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
206{
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800207 uint pvr;
208 uint ver;
Sergei Poselenov793670c2008-05-08 14:17:08 +0200209 unsigned long val, msr;
210
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800211 pvr = get_pvr();
212 ver = PVR_VER(pvr);
Sergei Poselenov793670c2008-05-08 14:17:08 +0200213
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800214 if (ver & 1){
215 /* e500 v2 core has reset control register */
216 volatile unsigned int * rstcr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217 rstcr = (volatile unsigned int *)(CONFIG_SYS_IMMR + 0xE00B0);
Wolfgang Denk2f152782007-05-05 18:23:11 +0200218 *rstcr = 0x2; /* HRESET_REQ */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200219 udelay(100);
220 }
221
wdenk42d1f032003-10-15 23:53:47 +0000222 /*
Sergei Poselenov793670c2008-05-08 14:17:08 +0200223 * Fallthrough if the code above failed
wdenk42d1f032003-10-15 23:53:47 +0000224 * Initiate hard reset in debug control register DBCR0
225 * Make sure MSR[DE] = 1
226 */
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400227
Sergei Poselenov793670c2008-05-08 14:17:08 +0200228 msr = mfmsr ();
229 msr |= MSR_DE;
230 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400231
Sergei Poselenov793670c2008-05-08 14:17:08 +0200232 val = mfspr(DBCR0);
233 val |= 0x70000000;
234 mtspr(DBCR0,val);
235
wdenk42d1f032003-10-15 23:53:47 +0000236 return 1;
237}
238
239
240/*
241 * Get timebase clock frequency
242 */
243unsigned long get_tbclk (void)
244{
James Yang591933c2008-02-08 16:44:53 -0600245 return (gd->bus_clk + 4UL)/8UL;
wdenk42d1f032003-10-15 23:53:47 +0000246}
247
248
249#if defined(CONFIG_WATCHDOG)
250void
251watchdog_reset(void)
252{
253 int re_enable = disable_interrupts();
254 reset_85xx_watchdog();
255 if (re_enable) enable_interrupts();
256}
257
258void
259reset_85xx_watchdog(void)
260{
261 /*
262 * Clear TSR(WIS) bit by writing 1
263 */
264 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500265 val = mfspr(SPRN_TSR);
266 val |= TSR_WIS;
267 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000268}
269#endif /* CONFIG_WATCHDOG */
270
271#if defined(CONFIG_DDR_ECC)
wdenk42d1f032003-10-15 23:53:47 +0000272void dma_init(void) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000274
275 dma->satr0 = 0x02c40000;
276 dma->datr0 = 0x02c40000;
Andy Fleming03b81b42007-04-23 01:44:44 -0500277 dma->sr0 = 0xfffffff; /* clear any errors */
wdenk42d1f032003-10-15 23:53:47 +0000278 asm("sync; isync; msync");
279 return;
280}
281
282uint dma_check(void) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000284 volatile uint status = dma->sr0;
285
286 /* While the channel is busy, spin */
287 while((status & 4) == 4) {
288 status = dma->sr0;
289 }
290
Andy Fleming03b81b42007-04-23 01:44:44 -0500291 /* clear MR0[CS] channel start bit */
292 dma->mr0 &= 0x00000001;
293 asm("sync;isync;msync");
294
wdenk42d1f032003-10-15 23:53:47 +0000295 if (status != 0) {
296 printf ("DMA Error: status = %x\n", status);
297 }
298 return status;
299}
300
301int dma_xfer(void *dest, uint count, void *src) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000303
304 dma->dar0 = (uint) dest;
305 dma->sar0 = (uint) src;
306 dma->bcr0 = count;
307 dma->mr0 = 0xf000004;
308 asm("sync;isync;msync");
309 dma->mr0 = 0xf000005;
310 asm("sync;isync;msync");
311 return dma_check();
312}
313#endif
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500314
Sergei Poselenov740280e2008-06-06 15:42:40 +0200315/*
Sergei Poselenov59f63052008-08-15 15:42:11 +0200316 * Configures a UPM. The function requires the respective MxMR to be set
317 * before calling this function. "size" is the number or entries, not a sizeof.
Sergei Poselenov740280e2008-06-06 15:42:40 +0200318 */
319void upmconfig (uint upm, uint * table, uint size)
320{
321 int i, mdr, mad, old_mad = 0;
322 volatile u32 *mxmr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200324 volatile u32 *brp,*orp;
325 volatile u8* dummy = NULL;
326 int upmmask;
327
328 switch (upm) {
329 case UPMA:
330 mxmr = &lbc->mamr;
331 upmmask = BR_MS_UPMA;
332 break;
333 case UPMB:
334 mxmr = &lbc->mbmr;
335 upmmask = BR_MS_UPMB;
336 break;
337 case UPMC:
338 mxmr = &lbc->mcmr;
339 upmmask = BR_MS_UPMC;
340 break;
341 default:
342 printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
343 hang();
344 }
345
346 /* Find the address for the dummy write transaction */
347 for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
348 i++, brp += 2, orp += 2) {
Wolfgang Denke093a242008-06-28 23:34:37 +0200349
Sergei Poselenov740280e2008-06-06 15:42:40 +0200350 /* Look for a valid BR with selected UPM */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200351 if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
352 dummy = (volatile u8*)(in_be32(brp) & BR_BA);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200353 break;
354 }
355 }
356
357 if (i == 8) {
358 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
359 hang();
360 }
361
362 for (i = 0; i < size; i++) {
363 /* 1 */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200364 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200365 /* 2 */
366 out_be32(&lbc->mdr, table[i]);
367 /* 3 */
368 mdr = in_be32(&lbc->mdr);
369 /* 4 */
370 *(volatile u8 *)dummy = 0;
371 /* 5 */
372 do {
Sergei Poselenov59f63052008-08-15 15:42:11 +0200373 mad = in_be32(mxmr) & MxMR_MAD_MSK;
Sergei Poselenov740280e2008-06-06 15:42:40 +0200374 } while (mad <= old_mad && !(!mad && i == (size-1)));
375 old_mad = mad;
376 }
Sergei Poselenov59f63052008-08-15 15:42:11 +0200377 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200378}
Ben Warrendd354792008-06-23 22:57:27 -0700379
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500380
381/*
382 * Initializes on-chip ethernet controllers.
383 * to override, implement board_eth_init()
Ben Warrendd354792008-06-23 22:57:27 -0700384 */
Ben Warrendd354792008-06-23 22:57:27 -0700385int cpu_eth_init(bd_t *bis)
386{
Ben Warren3456a142008-10-22 23:20:29 -0700387#if defined(CONFIG_ETHER_ON_FCC)
388 fec_initialize(bis);
389#endif
Ben Warren62e15b42008-10-30 22:15:35 -0700390#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500391 tsec_standard_init(bis);
Ben Warrendd354792008-06-23 22:57:27 -0700392#endif
Ben Warrendd354792008-06-23 22:57:27 -0700393 return 0;
394}