blob: 7e5a1ee4952a6948ce87f9f50744752448070e9f [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * armboot - Startup Code for XScale
3 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
wdenka8c7c702003-12-06 19:49:23 +00007 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
wdenk1cb8e982003-03-06 21:55:29 +00008 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
9 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
wdenka8c7c702003-12-06 19:49:23 +000010 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
wdenkc6097192002-11-03 00:24:07 +000011 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000022 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000023 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
wdenkc6097192002-11-03 00:24:07 +000031#include <config.h>
32#include <version.h>
Markus Klotzbüchere8cd0082006-02-28 23:11:07 +010033#include <asm/arch/pxa-regs.h>
wdenkc6097192002-11-03 00:24:07 +000034
35.globl _start
wdenk384ae022002-11-05 00:17:55 +000036_start: b reset
wdenkc6097192002-11-03 00:24:07 +000037 ldr pc, _undefined_instruction
38 ldr pc, _software_interrupt
39 ldr pc, _prefetch_abort
40 ldr pc, _data_abort
41 ldr pc, _not_used
42 ldr pc, _irq
43 ldr pc, _fiq
44
wdenk384ae022002-11-05 00:17:55 +000045_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000046_software_interrupt: .word software_interrupt
47_prefetch_abort: .word prefetch_abort
48_data_abort: .word data_abort
49_not_used: .word not_used
50_irq: .word irq
51_fiq: .word fiq
52
53 .balignl 16,0xdeadbeef
54
55
56/*
57 * Startup Code (reset vector)
58 *
wdenka8c7c702003-12-06 19:49:23 +000059 * do important init only if we don't start from RAM!
wdenkc6097192002-11-03 00:24:07 +000060 * - relocate armboot to ram
61 * - setup stack
62 * - jump to second stage
63 */
64
wdenkc6097192002-11-03 00:24:07 +000065_TEXT_BASE:
66 .word TEXT_BASE
67
68.globl _armboot_start
69_armboot_start:
70 .word _start
71
72/*
wdenkf6e20fc2004-02-08 19:38:38 +000073 * These are defined in the board-specific linker script.
wdenk47cd00f2003-03-06 13:39:27 +000074 */
wdenk8bde7f72003-06-27 21:31:46 +000075.globl _bss_start
76_bss_start:
wdenkf6e20fc2004-02-08 19:38:38 +000077 .word __bss_start
wdenk47cd00f2003-03-06 13:39:27 +000078
79.globl _bss_end
80_bss_end:
wdenkf6e20fc2004-02-08 19:38:38 +000081 .word _end
wdenk47cd00f2003-03-06 13:39:27 +000082
wdenkc6097192002-11-03 00:24:07 +000083#ifdef CONFIG_USE_IRQ
84/* IRQ stack memory (calculated at run-time) */
85.globl IRQ_STACK_START
86IRQ_STACK_START:
87 .word 0x0badc0de
88
89/* IRQ stack memory (calculated at run-time) */
90.globl FIQ_STACK_START
91FIQ_STACK_START:
92 .word 0x0badc0de
93#endif
94
95
96/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +000097/* */
98/* the actual reset code */
99/* */
wdenkc6097192002-11-03 00:24:07 +0000100/****************************************************************************/
101
102reset:
wdenk384ae022002-11-05 00:17:55 +0000103 mrs r0,cpsr /* set the cpu to SVC32 mode */
104 bic r0,r0,#0x1f /* (superviser mode, M=10011) */
wdenkc6097192002-11-03 00:24:07 +0000105 orr r0,r0,#0x13
106 msr cpsr,r0
107
wdenka8c7c702003-12-06 19:49:23 +0000108 /*
109 * we do sys-critical inits only at reboot,
110 * not when booting from ram!
111 */
wdenk8aa1a2d2005-04-04 12:44:11 +0000112#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk384ae022002-11-05 00:17:55 +0000113 bl cpu_init_crit /* we do sys-critical inits */
wdenka8c7c702003-12-06 19:49:23 +0000114#endif
wdenkc6097192002-11-03 00:24:07 +0000115
wdenk8aa1a2d2005-04-04 12:44:11 +0000116#ifndef CONFIG_SKIP_RELOCATE_UBOOT
wdenk1cb8e982003-03-06 21:55:29 +0000117relocate: /* relocate U-Boot to RAM */
118 adr r0, _start /* r0 <- current position of code */
wdenk8bde7f72003-06-27 21:31:46 +0000119 ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
wdenk1cb8e982003-03-06 21:55:29 +0000120 cmp r0, r1 /* don't reloc during debug */
121 beq stack_setup
122
wdenkc6097192002-11-03 00:24:07 +0000123 ldr r2, _armboot_start
wdenkf6e20fc2004-02-08 19:38:38 +0000124 ldr r3, _bss_start
wdenk1cb8e982003-03-06 21:55:29 +0000125 sub r2, r3, r2 /* r2 <- size of armboot */
126 add r2, r0, r2 /* r2 <- source end address */
wdenkc6097192002-11-03 00:24:07 +0000127
128copy_loop:
129 ldmia r0!, {r3-r10} /* copy from source address [r0] */
130 stmia r1!, {r3-r10} /* copy to target address [r1] */
131 cmp r0, r2 /* until source end addreee [r2] */
132 ble copy_loop
wdenk8aa1a2d2005-04-04 12:44:11 +0000133#endif /* CONFIG_SKIP_RELOCATE_UBOOT */
wdenkc6097192002-11-03 00:24:07 +0000134
wdenk384ae022002-11-05 00:17:55 +0000135 /* Set up the stack */
wdenk1cb8e982003-03-06 21:55:29 +0000136stack_setup:
wdenka8c7c702003-12-06 19:49:23 +0000137 ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
138 sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
139 sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
140#ifdef CONFIG_USE_IRQ
141 sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
142#endif
wdenk47cd00f2003-03-06 13:39:27 +0000143 sub sp, r0, #12 /* leave 3 words for abort-stack */
144
145clear_bss:
wdenk47cd00f2003-03-06 13:39:27 +0000146 ldr r0, _bss_start /* find start of bss segment */
wdenk47cd00f2003-03-06 13:39:27 +0000147 ldr r1, _bss_end /* stop here */
148 mov r2, #0x00000000 /* clear */
149
150clbss_l:str r2, [r0] /* clear loop... */
151 add r0, r0, #4
152 cmp r0, r1
wdenka1191902005-01-09 17:12:27 +0000153 ble clbss_l
wdenk47cd00f2003-03-06 13:39:27 +0000154
wdenkc6097192002-11-03 00:24:07 +0000155 ldr pc, _start_armboot
156
wdenk384ae022002-11-05 00:17:55 +0000157_start_armboot: .word start_armboot
wdenkc6097192002-11-03 00:24:07 +0000158
159
160/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000161/* */
162/* CPU_init_critical registers */
163/* */
164/* - setup important registers */
165/* - setup memory timing */
166/* */
wdenkc6097192002-11-03 00:24:07 +0000167/****************************************************************************/
Markus Klotzbücher43638c62006-03-06 15:04:25 +0100168/* mk@tbd: Fix this! */
169#ifdef CONFIG_CPU_MONAHANS
170#undef ICMR
171#undef OSMR3
172#undef OSCR
173#undef OWER
174#undef OIER
175#endif
176
wdenk1cb8e982003-03-06 21:55:29 +0000177/* Interrupt-Controller base address */
wdenkc6097192002-11-03 00:24:07 +0000178IC_BASE: .word 0x40d00000
179#define ICMR 0x04
180
181/* Reset-Controller */
wdenk384ae022002-11-05 00:17:55 +0000182RST_BASE: .word 0x40f00030
wdenkc6097192002-11-03 00:24:07 +0000183#define RCSR 0x00
184
wdenk1cb8e982003-03-06 21:55:29 +0000185/* Operating System Timer */
wdenk384ae022002-11-05 00:17:55 +0000186OSTIMER_BASE: .word 0x40a00000
187#define OSMR3 0x0C
188#define OSCR 0x10
189#define OWER 0x18
190#define OIER 0x1C
wdenkc6097192002-11-03 00:24:07 +0000191
wdenk1cb8e982003-03-06 21:55:29 +0000192/* Clock Manager Registers */
wdenka8c7c702003-12-06 19:49:23 +0000193#ifdef CFG_CPUSPEED
wdenk384ae022002-11-05 00:17:55 +0000194CC_BASE: .word 0x41300000
195#define CCCR 0x00
196cpuspeed: .word CFG_CPUSPEED
wdenka8c7c702003-12-06 19:49:23 +0000197#else
198#error "You have to define CFG_CPUSPEED!!"
199#endif
Markus Klotzbücherbf7cac02006-03-04 18:35:51 +0100200
wdenk1cb8e982003-03-06 21:55:29 +0000201
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100202 /* takes care the CP15 update has taken place */
203 .macro CPWAIT reg
204 mrc p15,0,\reg,c2,c0,0
205 mov \reg,\reg
wdenkc6097192002-11-03 00:24:07 +0000206 sub pc,pc,#4
207 .endm
208
209
210cpu_init_crit:
211
wdenk384ae022002-11-05 00:17:55 +0000212 /* mask all IRQs */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100213#ifndef CONFIG_CPU_MONAHANS
214
wdenkc6097192002-11-03 00:24:07 +0000215 ldr r0, IC_BASE
216 mov r1, #0x00
217 str r1, [r0, #ICMR]
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100218#else
219 /* Step 1 - Enable CP6 permission */
220 mrc p15, 0, r1, c15, c1, 0 @ read CPAR
221 orr r1, r1, #0x40
222 mcr p15, 0, r1, c15, c1, 0
223 CPWAIT r1
wdenkc6097192002-11-03 00:24:07 +0000224
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100225 /* Step 2 - Mask ICMR & ICMR2 */
226 mov r1, #0
227 mcr p6, 0, r1, c1, c0, 0 @ ICMR
228 mcr p6, 0, r1, c7, c0, 0 @ ICMR2
Markus Klotzbüchere8cd0082006-02-28 23:11:07 +0100229
230 /* turn off all clocks but the ones we will definitly require */
231 ldr r1, =CKENA
232 ldr r2, =(CKENA_22_FFUART | CKENA_10_SRAM | CKENA_9_SMC | CKENA_8_DMC)
233 str r2, [r1]
234 ldr r1, =CKENB
235 ldr r2, =(CKENB_6_IRQ)
236 str r2, [r1]
237
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100238#endif
wdenk1cb8e982003-03-06 21:55:29 +0000239
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100240#ifndef CONFIG_CPU_MONAHANS
241#ifdef CFG_CPUSPEED
242
243 /* set clock speed tbd@mk: required for monahans? */
wdenkc6097192002-11-03 00:24:07 +0000244 ldr r0, CC_BASE
245 ldr r1, cpuspeed
246 str r1, [r0, #CCCR]
wdenk1cb8e982003-03-06 21:55:29 +0000247 mov r0, #2
wdenk7f6c2cb2002-11-10 22:06:23 +0000248 mcr p14, 0, r0, c6, c0, 0
wdenk1cb8e982003-03-06 21:55:29 +0000249
250setspeed_done:
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100251
252#endif /* CFG_CPUSPEED */
253#endif /* CONFIG_CPU_MONAHANS */
254
wdenkc6097192002-11-03 00:24:07 +0000255
256 /*
257 * before relocating, we have to setup RAM timing
258 * because memory timing is board-dependend, you will
wdenk400558b2005-04-02 23:52:25 +0000259 * find a lowlevel_init.S in your board directory.
wdenkc6097192002-11-03 00:24:07 +0000260 */
261 mov ip, lr
wdenk400558b2005-04-02 23:52:25 +0000262 bl lowlevel_init
wdenkc6097192002-11-03 00:24:07 +0000263 mov lr, ip
264
265 /* Memory interfaces are working. Disable MMU and enable I-cache. */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100266 /* mk: hmm, this is not in the monahans docs, leave it now but
267 * check here if it doesn't work :-) */
wdenkc6097192002-11-03 00:24:07 +0000268
wdenk384ae022002-11-05 00:17:55 +0000269 ldr r0, =0x2001 /* enable access to all coproc. */
wdenkc6097192002-11-03 00:24:07 +0000270 mcr p15, 0, r0, c15, c1, 0
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100271 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000272
273 mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100274 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000275
wdenk384ae022002-11-05 00:17:55 +0000276 mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100277 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000278
279 mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
Markus Klotzbüchere0269572006-02-07 20:04:48 +0100280 CPWAIT r0
wdenkc6097192002-11-03 00:24:07 +0000281
wdenk384ae022002-11-05 00:17:55 +0000282 /* Enable the Icache */
wdenkc6097192002-11-03 00:24:07 +0000283/*
284 mrc p15, 0, r0, c1, c0, 0
285 orr r0, r0, #0x1800
286 mcr p15, 0, r0, c1, c0, 0
wdenk699b13a2002-11-03 18:03:52 +0000287 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000288*/
289 mov pc, lr
290
291
292/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000293/* */
294/* Interrupt handling */
295/* */
wdenkc6097192002-11-03 00:24:07 +0000296/****************************************************************************/
297
wdenk384ae022002-11-05 00:17:55 +0000298/* IRQ stack frame */
wdenkc6097192002-11-03 00:24:07 +0000299
300#define S_FRAME_SIZE 72
301
302#define S_OLD_R0 68
303#define S_PSR 64
304#define S_PC 60
305#define S_LR 56
306#define S_SP 52
307
308#define S_IP 48
309#define S_FP 44
310#define S_R10 40
311#define S_R9 36
312#define S_R8 32
313#define S_R7 28
314#define S_R6 24
315#define S_R5 20
316#define S_R4 16
317#define S_R3 12
318#define S_R2 8
319#define S_R1 4
320#define S_R0 0
321
322#define MODE_SVC 0x13
323
wdenk384ae022002-11-05 00:17:55 +0000324 /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
wdenkc6097192002-11-03 00:24:07 +0000325
326 .macro bad_save_user_regs
327 sub sp, sp, #S_FRAME_SIZE
wdenk384ae022002-11-05 00:17:55 +0000328 stmia sp, {r0 - r12} /* Calling r0-r12 */
329 add r8, sp, #S_PC
wdenkc6097192002-11-03 00:24:07 +0000330
wdenkf6e20fc2004-02-08 19:38:38 +0000331 ldr r2, _armboot_start
332 sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
333 sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
wdenk384ae022002-11-05 00:17:55 +0000334 ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
335 add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
wdenkc6097192002-11-03 00:24:07 +0000336
337 add r5, sp, #S_SP
338 mov r1, lr
wdenk384ae022002-11-05 00:17:55 +0000339 stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
wdenkc6097192002-11-03 00:24:07 +0000340 mov r0, sp
341 .endm
342
343
wdenk384ae022002-11-05 00:17:55 +0000344 /* use irq_save_user_regs / irq_restore_user_regs for */
345 /* IRQ/FIQ handling */
wdenkc6097192002-11-03 00:24:07 +0000346
347 .macro irq_save_user_regs
348 sub sp, sp, #S_FRAME_SIZE
wdenk384ae022002-11-05 00:17:55 +0000349 stmia sp, {r0 - r12} /* Calling r0-r12 */
350 add r8, sp, #S_PC
351 stmdb r8, {sp, lr}^ /* Calling SP, LR */
352 str lr, [r8, #0] /* Save calling PC */
353 mrs r6, spsr
354 str r6, [r8, #4] /* Save CPSR */
355 str r0, [r8, #8] /* Save OLD_R0 */
wdenkc6097192002-11-03 00:24:07 +0000356 mov r0, sp
357 .endm
358
359 .macro irq_restore_user_regs
360 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
361 mov r0, r0
362 ldr lr, [sp, #S_PC] @ Get PC
363 add sp, sp, #S_FRAME_SIZE
364 subs pc, lr, #4 @ return & move spsr_svc into cpsr
365 .endm
366
367 .macro get_bad_stack
wdenkf6e20fc2004-02-08 19:38:38 +0000368 ldr r13, _armboot_start @ setup our mode stack
369 sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
370 sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
wdenkc6097192002-11-03 00:24:07 +0000371
372 str lr, [r13] @ save caller lr / spsr
373 mrs lr, spsr
wdenk384ae022002-11-05 00:17:55 +0000374 str lr, [r13, #4]
wdenkc6097192002-11-03 00:24:07 +0000375
376 mov r13, #MODE_SVC @ prepare SVC-Mode
377 msr spsr_c, r13
378 mov lr, pc
379 movs pc, lr
380 .endm
381
382 .macro get_irq_stack @ setup IRQ stack
383 ldr sp, IRQ_STACK_START
384 .endm
385
386 .macro get_fiq_stack @ setup FIQ stack
387 ldr sp, FIQ_STACK_START
388 .endm
389
390
391/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000392/* */
393/* exception handlers */
394/* */
wdenkc6097192002-11-03 00:24:07 +0000395/****************************************************************************/
396
wdenk384ae022002-11-05 00:17:55 +0000397 .align 5
wdenkc6097192002-11-03 00:24:07 +0000398undefined_instruction:
399 get_bad_stack
400 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000401 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000402
403 .align 5
404software_interrupt:
405 get_bad_stack
406 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000407 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000408
409 .align 5
410prefetch_abort:
411 get_bad_stack
412 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000413 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000414
415 .align 5
416data_abort:
417 get_bad_stack
418 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000419 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000420
421 .align 5
422not_used:
423 get_bad_stack
424 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000425 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000426
427#ifdef CONFIG_USE_IRQ
428
429 .align 5
430irq:
431 get_irq_stack
432 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000433 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000434 irq_restore_user_regs
435
436 .align 5
437fiq:
438 get_fiq_stack
439 irq_save_user_regs /* someone ought to write a more */
wdenk384ae022002-11-05 00:17:55 +0000440 bl do_fiq /* effiction fiq_save_user_regs */
wdenkc6097192002-11-03 00:24:07 +0000441 irq_restore_user_regs
442
443#else
444
445 .align 5
446irq:
447 get_bad_stack
448 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000449 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000450
451 .align 5
452fiq:
453 get_bad_stack
454 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000455 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000456
457#endif
458
wdenk1cb8e982003-03-06 21:55:29 +0000459/****************************************************************************/
460/* */
461/* Reset function: the PXA250 doesn't have a reset function, so we have to */
462/* perform a watchdog timeout for a soft reset. */
463/* */
464/****************************************************************************/
465
wdenkc6097192002-11-03 00:24:07 +0000466 .align 5
467.globl reset_cpu
wdenk1cb8e982003-03-06 21:55:29 +0000468
469 /* FIXME: this code is PXA250 specific. How is this handled on */
470 /* other XScale processors? */
471
wdenkc6097192002-11-03 00:24:07 +0000472reset_cpu:
wdenk1cb8e982003-03-06 21:55:29 +0000473
wdenk384ae022002-11-05 00:17:55 +0000474 /* We set OWE:WME (watchdog enable) and wait until timeout happens */
wdenkc6097192002-11-03 00:24:07 +0000475
wdenk384ae022002-11-05 00:17:55 +0000476 ldr r0, OSTIMER_BASE
477 ldr r1, [r0, #OWER]
478 orr r1, r1, #0x0001 /* bit0: WME */
479 str r1, [r0, #OWER]
480
481 /* OS timer does only wrap every 1165 seconds, so we have to set */
482 /* the match register as well. */
483
484 ldr r1, [r0, #OSCR] /* read OS timer */
485 add r1, r1, #0x800 /* let OSMR3 match after */
486 add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
487 str r1, [r0, #OSMR3]
488
489reset_endless:
490
491 b reset_endless