blob: 755d7d78ff14bdd39a4b90fb73f61c2b9047467c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbellcba69ee2014-05-05 11:52:26 +010010 */
11
12#include <common.h>
Simon Glass9edefc22019-11-14 12:57:37 -070013#include <cpu_func.h>
Simon Glass691d7192020-05-10 11:40:02 -060014#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060015#include <log.h>
Daniel Kochmańskia1514032015-05-29 16:55:42 +020016#include <mmc.h>
Hans de Goede66203772014-06-13 22:55:49 +020017#include <i2c.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010018#include <serial.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010019#include <spl.h>
Simon Glass90526e92020-05-10 11:39:56 -060020#include <asm/cache.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010021#include <asm/gpio.h>
22#include <asm/io.h>
23#include <asm/arch/clock.h>
Bernhard Nortmannaf654d12015-09-17 18:52:52 +020024#include <asm/arch/spl.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010025#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
Chen-Yu Tsai92369842015-08-25 10:49:19 +080027#include <asm/arch/tzpc.h>
Daniel Kochmańskia1514032015-05-29 16:55:42 +020028#include <asm/arch/mmc.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010029
Ian Campbell799aff32014-07-06 20:03:20 +010030#include <linux/compiler.h>
31
Simon Glass942cb0b2015-02-07 10:47:30 -070032struct fel_stash {
33 uint32_t sp;
34 uint32_t lr;
Siarhei Siamashka840fe952015-02-16 10:23:59 +020035 uint32_t cpsr;
36 uint32_t sctlr;
37 uint32_t vbar;
38 uint32_t cr;
Simon Glass942cb0b2015-02-07 10:47:30 -070039};
40
Marek Behún236f2ec2021-05-20 13:23:52 +020041struct fel_stash fel_stash __section(".data");
Simon Glass942cb0b2015-02-07 10:47:30 -070042
Andre Przywarace6912e2017-02-16 01:20:24 +000043#ifdef CONFIG_ARM64
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020044#include <asm/armv8/mmu.h>
45
46static struct mm_region sunxi_mem_map[] = {
47 {
48 /* SRAM, MMIO regions */
York Suncd4b0c52016-06-24 16:46:22 -070049 .virt = 0x0UL,
50 .phys = 0x0UL,
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020051 .size = 0x40000000UL,
52 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53 PTE_BLOCK_NON_SHARE
54 }, {
55 /* RAM */
York Suncd4b0c52016-06-24 16:46:22 -070056 .virt = 0x40000000UL,
57 .phys = 0x40000000UL,
Andre Przywarab8747852021-04-28 21:29:55 +010058 .size = CONFIG_SUNXI_DRAM_MAX_SIZE,
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020059 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60 PTE_BLOCK_INNER_SHARE
61 }, {
62 /* List terminator */
63 0,
64 }
65};
66struct mm_region *mem_map = sunxi_mem_map;
Andre Przywarab8747852021-04-28 21:29:55 +010067
68ulong board_get_usable_ram_top(ulong total_size)
69{
70 /* Some devices (like the EMAC) have a 32-bit DMA limit. */
71 if (gd->ram_top > (1ULL << 32))
72 return 1ULL << 32;
73
74 return gd->ram_top;
75}
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020076#endif
77
Andre Przywara5bc4cd02022-01-22 10:05:12 +000078#ifdef CONFIG_SPL_BUILD
Simon Glassf6309742014-12-23 12:04:52 -070079static int gpio_init(void)
Ian Campbellcba69ee2014-05-05 11:52:26 +010080{
Icenowy Zheng5f19c932019-04-24 13:44:12 +080081 __maybe_unused uint val;
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080082#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080083#if defined(CONFIG_MACH_SUN4I) || \
84 defined(CONFIG_MACH_SUN7I) || \
85 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080086 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
87 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
89#endif
Icenowy Zhengcfe673c2022-01-29 10:23:07 -050090#if (defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)) || \
91 defined(CONFIG_MACH_SUNIV)
Chen-Yu Tsai6ad8c742015-06-23 19:57:23 +080092 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
93 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowski487b3272015-03-22 18:12:22 +010094#else
Chen-Yu Tsai6ad8c742015-06-23 19:57:23 +080095 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
96 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowski487b3272015-03-22 18:12:22 +010097#endif
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080098 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Icenowy Zhengcfe673c2022-01-29 10:23:07 -050099#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNIV)
100 sunxi_gpio_set_cfgpin(SUNXI_GPE(0), SUNIV_GPE_UART0);
101 sunxi_gpio_set_cfgpin(SUNXI_GPE(1), SUNIV_GPE_UART0);
102 sunxi_gpio_set_pull(SUNXI_GPE(1), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800103#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
104 defined(CONFIG_MACH_SUN7I) || \
105 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100106 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
107 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +0800108 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100109#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100110 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
111 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +0800112 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100113#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100114 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
115 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripard77115392014-10-03 20:16:28 +0800116 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsaie5068892015-06-23 19:57:25 +0800117#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
118 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
119 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
120 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara7b82a222017-02-16 01:20:27 +0000121#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100122 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
123 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
124 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200125#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
126 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
127 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
128 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zheng7f51a402018-07-21 16:20:28 +0800129#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
130 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
131 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
132 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
Jernej Skrabecc13d98b2021-01-11 21:11:41 +0100133#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616)
134 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0);
135 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0);
136 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekard5a33572015-11-29 01:07:20 +0800137#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
138 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
139 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
140 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zhengc1994892017-04-08 15:30:12 +0800141#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
142 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
143 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
144 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede1871a8c2015-01-13 19:25:06 +0100145#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
146 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
147 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
148 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100149#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100150 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
151 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +0800152 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Angelo Dureghello482c1cc2021-10-09 14:18:59 +0200153#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I_H3)
154 sunxi_gpio_set_cfgpin(SUNXI_GPA(0), SUN8I_H3_GPA_UART2);
155 sunxi_gpio_set_cfgpin(SUNXI_GPA(1), SUN8I_H3_GPA_UART2);
156 sunxi_gpio_set_pull(SUNXI_GPA(1), SUNXI_GPIO_PULL_UP);
Laurent Itti5cd83b112015-05-05 17:02:00 -0700157#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
158 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
159 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
160 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100161#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100162 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
163 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsaic757a502014-10-22 16:47:47 +0800164 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Tobias Schramm7f4e2942021-02-15 00:19:58 +0100165#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \
166 !defined(CONFIG_MACH_SUN8I_R40)
167 sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1);
168 sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1);
169 sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP);
Hans de Goedef84269c2014-06-09 11:36:58 +0200170#else
171#error Unsupported console port number. Please fix pin mux settings in board.c
172#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100173
Jernej Skrabec44726092021-01-11 21:11:34 +0100174#ifdef CONFIG_SUN50I_GEN_H6
Icenowy Zheng5f19c932019-04-24 13:44:12 +0800175 /* Update PIO power bias configuration by copy hardware detected value */
176 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
177 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
178 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
179 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
180#endif
181
Ian Campbellcba69ee2014-05-05 11:52:26 +0100182 return 0;
183}
184
Simon Glass2a2ee2a2016-09-24 18:20:13 -0600185static int spl_board_load_image(struct spl_image_info *spl_image,
186 struct spl_boot_device *bootdev)
Simon Glass942cb0b2015-02-07 10:47:30 -0700187{
188 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
189 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov36afd452015-11-08 17:11:49 +0200190
191 return 0;
Simon Glass942cb0b2015-02-07 10:47:30 -0700192}
Simon Glassebc4ef62016-11-30 15:30:50 -0700193SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glass97d9df02016-09-24 18:20:12 -0600194#endif
Simon Glass942cb0b2015-02-07 10:47:30 -0700195
Andre Przywaraee98d762020-01-10 01:47:31 +0000196#define SUNXI_INVALID_BOOT_SOURCE -1
197
Jesse Taubea08b04b2022-02-11 19:32:33 -0500198static int suniv_get_boot_source(void)
199{
200 /* Get the last function call from BootROM's stack. */
201 u32 brom_call = *(u32 *)(uintptr_t)(fel_stash.sp - 4);
202
203 /* translate SUNIV BootROM stack to standard SUNXI boot sources */
204 switch (brom_call) {
205 case SUNIV_BOOTED_FROM_MMC0:
206 return SUNXI_BOOTED_FROM_MMC0;
207 case SUNIV_BOOTED_FROM_SPI:
208 return SUNXI_BOOTED_FROM_SPI;
209 case SUNIV_BOOTED_FROM_MMC1:
210 return SUNXI_BOOTED_FROM_MMC2;
211 /* SPI NAND is not supported yet. */
212 case SUNIV_BOOTED_FROM_NAND:
213 return SUNXI_INVALID_BOOT_SOURCE;
214 }
215 /* If we get here something went wrong try to boot from FEL.*/
216 printf("Unknown boot source from BROM: 0x%x\n", brom_call);
217 return SUNXI_INVALID_BOOT_SOURCE;
218}
219
Samuel Holland44de13d2022-03-18 00:00:44 -0500220static int sunxi_egon_valid(struct boot_file_head *egon_head)
221{
222 return !memcmp(egon_head->magic, BOOT0_MAGIC, 8); /* eGON.BT0 */
223}
224
225static int sunxi_toc0_valid(struct toc0_main_info *toc0_info)
226{
227 return !memcmp(toc0_info->name, TOC0_MAIN_INFO_NAME, 8); /* TOC0.GLH */
228}
229
Andre Przywaraee98d762020-01-10 01:47:31 +0000230static int sunxi_get_boot_source(void)
231{
Samuel Holland44de13d2022-03-18 00:00:44 -0500232 struct boot_file_head *egon_head = (void *)SPL_ADDR;
233 struct toc0_main_info *toc0_info = (void *)SPL_ADDR;
234
Jesse Taubea08b04b2022-02-11 19:32:33 -0500235 /*
236 * On the ARMv5 SoCs, the SPL header in SRAM is overwritten by the
237 * exception vectors in U-Boot proper, so we won't find any
238 * information there. Also the FEL stash is only valid in the SPL,
239 * so we can't use that either. So if this is called from U-Boot
240 * proper, just return MMC0 as a placeholder, for now.
241 */
242 if (IS_ENABLED(CONFIG_MACH_SUNIV) &&
243 !IS_ENABLED(CONFIG_SPL_BUILD))
244 return SUNXI_BOOTED_FROM_MMC0;
245
Jesse Taubea08b04b2022-02-11 19:32:33 -0500246 if (IS_ENABLED(CONFIG_MACH_SUNIV))
247 return suniv_get_boot_source();
Samuel Holland44de13d2022-03-18 00:00:44 -0500248 if (sunxi_egon_valid(egon_head))
249 return readb(&egon_head->boot_media);
250 if (sunxi_toc0_valid(toc0_info))
251 return readb(&toc0_info->platform[0]);
252
253 /* Not a valid image, so we must have been booted via FEL. */
254 return SUNXI_INVALID_BOOT_SOURCE;
Andre Przywaraee98d762020-01-10 01:47:31 +0000255}
256
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100257/* The sunxi internal brom will try to loader external bootloader
258 * from mmc0, nand flash, mmc2.
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100259 */
Maxime Ripard88290762017-08-23 10:06:30 +0200260uint32_t sunxi_get_boot_device(void)
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100261{
Andre Przywaraee98d762020-01-10 01:47:31 +0000262 int boot_source = sunxi_get_boot_source();
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200263
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200264 /*
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200265 * When booting from the SD card or NAND memory, the "eGON.BT0"
266 * signature is expected to be found in memory at the address 0x0004
267 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200268 *
269 * When booting in the FEL mode over USB, this signature is patched in
270 * memory and replaced with something else by the 'fel' tool. This other
271 * signature is selected in such a way, that it can't be present in a
272 * valid bootable SD card image (because the BROM would refuse to
273 * execute the SPL in this case).
274 *
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200275 * This checks for the signature and if it is not found returns to
276 * the FEL code in the BROM to wait and receive the main u-boot
277 * binary over USB. If it is found, it determines where SPL was
278 * read from.
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200279 */
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200280 switch (boot_source) {
Andre Przywaraee98d762020-01-10 01:47:31 +0000281 case SUNXI_INVALID_BOOT_SOURCE:
282 return BOOT_DEVICE_BOARD;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200283 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara067e0b92018-12-16 02:04:58 +0000284 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200285 return BOOT_DEVICE_MMC1;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200286 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200287 return BOOT_DEVICE_NAND;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200288 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara067e0b92018-12-16 02:04:58 +0000289 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200290 return BOOT_DEVICE_MMC2;
291 case SUNXI_BOOTED_FROM_SPI:
292 return BOOT_DEVICE_SPI;
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200293 }
294
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200295 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200296 return -1; /* Never reached */
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100297}
298
Maxime Ripard88290762017-08-23 10:06:30 +0200299#ifdef CONFIG_SPL_BUILD
Samuel Holland44de13d2022-03-18 00:00:44 -0500300uint32_t sunxi_get_spl_size(void)
Andre Przywarac0b417b2021-01-11 21:11:39 +0100301{
Samuel Holland44de13d2022-03-18 00:00:44 -0500302 struct boot_file_head *egon_head = (void *)SPL_ADDR;
303 struct toc0_main_info *toc0_info = (void *)SPL_ADDR;
Andre Przywarac0b417b2021-01-11 21:11:39 +0100304
Samuel Holland44de13d2022-03-18 00:00:44 -0500305 if (sunxi_egon_valid(egon_head))
306 return readl(&egon_head->length);
307 if (sunxi_toc0_valid(toc0_info))
308 return readl(&toc0_info->length);
309
310 /* Not a valid image, so use the default U-Boot offset. */
311 return 0;
Andre Przywarac0b417b2021-01-11 21:11:39 +0100312}
313
Andre Przywara7c841d82020-01-10 01:47:32 +0000314/*
315 * The eGON SPL image can be located at 8KB or at 128KB into an SD card or
316 * an eMMC device. The boot source has bit 4 set in the latter case.
317 * By adding 120KB to the normal offset when booting from a "high" location
318 * we can support both cases.
Andre Przywarac0b417b2021-01-11 21:11:39 +0100319 * Also U-Boot proper is located at least 32KB after the SPL, but will
320 * immediately follow the SPL if that is bigger than that.
Andre Przywara7c841d82020-01-10 01:47:32 +0000321 */
Andre Przywarac0b417b2021-01-11 21:11:39 +0100322unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc,
323 unsigned long raw_sect)
Andre Przywara7c841d82020-01-10 01:47:32 +0000324{
Andre Przywarac0b417b2021-01-11 21:11:39 +0100325 unsigned long spl_size = sunxi_get_spl_size();
326 unsigned long sector;
327
328 sector = max(raw_sect, spl_size / 512);
Andre Przywara7c841d82020-01-10 01:47:32 +0000329
330 switch (sunxi_get_boot_source()) {
331 case SUNXI_BOOTED_FROM_MMC0_HIGH:
332 case SUNXI_BOOTED_FROM_MMC2_HIGH:
333 sector += (128 - 8) * 2;
334 break;
335 }
336
337 return sector;
338}
339
Maxime Ripard88290762017-08-23 10:06:30 +0200340u32 spl_boot_device(void)
341{
342 return sunxi_get_boot_device();
343}
344
Andre Przywara534b82a2022-01-23 00:28:43 +0000345__weak void sunxi_sram_init(void)
346{
347}
348
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100349void board_init_f(ulong dummy)
350{
Andre Przywara534b82a2022-01-23 00:28:43 +0000351 sunxi_sram_init();
352
Andre Przywara5bc4cd02022-01-22 10:05:12 +0000353#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
354 /* Enable non-secure access to some peripherals */
355 tzpc_init();
356#endif
357
358 clock_init();
359 timer_init();
360 gpio_init();
Andre Przywara5bc4cd02022-01-22 10:05:12 +0000361
Hans de Goede6d0bdfd2015-09-13 12:31:24 +0200362 spl_init();
Simon Glassf6309742014-12-23 12:04:52 -0700363 preloader_console_init();
364
Samuel Hollandea261fd2021-10-08 00:17:17 -0500365#if CONFIG_IS_ENABLED(I2C) && CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Simon Glassf6309742014-12-23 12:04:52 -0700366 /* Needed early by sunxi_board_init if PMU is enabled */
Andre Przywara5bc4cd02022-01-22 10:05:12 +0000367 i2c_init_board();
Simon Glassf6309742014-12-23 12:04:52 -0700368 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
369#endif
370 sunxi_board_init();
Simon Glassf6309742014-12-23 12:04:52 -0700371}
372#endif
373
Samuel Holland6e19dc82021-11-03 22:55:15 -0500374#if !CONFIG_IS_ENABLED(SYSRESET)
Harald Seiler35b65dd2020-12-15 16:47:52 +0100375void reset_cpu(void)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100376{
Chen-Yu Tsai6c7ae2b2016-11-30 16:27:14 +0800377#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goedec7e79de2014-06-09 11:36:56 +0200378 static const struct sunxi_wdog *wdog =
379 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
380
381 /* Set the watchdog for its shortest interval (.5s) and wait */
382 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
383 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeae5de5a2014-06-13 22:55:52 +0200384
385 while (1) {
386 /* sun5i sometimes gets stuck without this */
387 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
388 }
Jernej Skrabec44726092021-01-11 21:11:34 +0100389#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6)
Clément Péron26f8e0d2019-04-17 19:41:05 +0200390#if defined(CONFIG_MACH_SUN50I_H6)
391 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800392 static const struct sunxi_wdog *wdog =
Clément Péron26f8e0d2019-04-17 19:41:05 +0200393 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
394#else
395 static const struct sunxi_wdog *wdog =
396 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
397#endif
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800398 /* Set the watchdog for its shortest interval (.5s) and wait */
399 writel(WDT_CFG_RESET, &wdog->cfg);
400 writel(WDT_MODE_EN, &wdog->mode);
401 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefc175432015-06-14 16:53:15 +0200402 while (1) { }
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800403#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100404}
Samuel Holland6e19dc82021-11-03 22:55:15 -0500405#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100406
Trevor Woerner10015022019-05-03 09:41:00 -0400407#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100408void enable_caches(void)
409{
410 /* Enable D-cache. I-cache is already enabled in start.S */
411 dcache_enable();
412}
413#endif