blob: 6cf9826cda182f0a9a83c1a6f22f9df2729b230f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Hans de Goede28a15ef2015-01-11 20:34:48 +01002/*
3 * Allwinner SUNXI "glue layer"
4 *
5 * Copyright © 2015 Hans de Goede <hdegoede@redhat.com>
6 * Copyright © 2013 Jussi Kivilinna <jussi.kivilinna@iki.fi>
7 *
8 * Based on the sw_usb "Allwinner OTG Dual Role Controller" code.
9 * Copyright 2007-2012 (C) Allwinner Technology Co., Ltd.
10 * javen <javen@allwinnertech.com>
11 *
12 * Based on the DA8xx "glue layer" code.
13 * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
14 * Copyright (C) 2005-2006 by Texas Instruments
15 *
16 * This file is part of the Inventra Controller Driver for Linux.
Hans de Goede28a15ef2015-01-11 20:34:48 +010017 */
18#include <common.h>
Simon Glass9d922452017-05-17 17:18:03 -060019#include <dm.h>
Jagan Tekidd322812018-05-07 13:03:38 +053020#include <generic-phy.h>
21#include <phy-sun4i-usb.h>
Hans de Goede28a15ef2015-01-11 20:34:48 +010022#include <asm/arch/cpu.h>
Hans de Goede375de012015-04-27 11:44:22 +020023#include <asm/arch/clock.h>
Hans de Goede52defe82015-02-16 22:13:43 +010024#include <asm/arch/gpio.h>
Hans de Goede52defe82015-02-16 22:13:43 +010025#include <asm-generic/gpio.h>
Hans de Goede91183ba2015-06-17 17:44:58 +020026#include <dm/lists.h>
27#include <dm/root.h>
Hans de Goeded42faf32015-06-17 15:49:26 +020028#include <linux/usb/musb.h>
Hans de Goede28a15ef2015-01-11 20:34:48 +010029#include "linux-compat.h"
30#include "musb_core.h"
Hans de Goede91183ba2015-06-17 17:44:58 +020031#include "musb_uboot.h"
Hans de Goede28a15ef2015-01-11 20:34:48 +010032
33/******************************************************************************
34 ******************************************************************************
35 * From the Allwinner driver
36 ******************************************************************************
37 ******************************************************************************/
38
39/******************************************************************************
40 * From include/sunxi_usb_bsp.h
41 ******************************************************************************/
42
43/* reg offsets */
44#define USBC_REG_o_ISCR 0x0400
45#define USBC_REG_o_PHYCTL 0x0404
46#define USBC_REG_o_PHYBIST 0x0408
47#define USBC_REG_o_PHYTUNE 0x040c
48
49#define USBC_REG_o_VEND0 0x0043
50
51/* Interface Status and Control */
52#define USBC_BP_ISCR_VBUS_VALID_FROM_DATA 30
53#define USBC_BP_ISCR_VBUS_VALID_FROM_VBUS 29
54#define USBC_BP_ISCR_EXT_ID_STATUS 28
55#define USBC_BP_ISCR_EXT_DM_STATUS 27
56#define USBC_BP_ISCR_EXT_DP_STATUS 26
57#define USBC_BP_ISCR_MERGED_VBUS_STATUS 25
58#define USBC_BP_ISCR_MERGED_ID_STATUS 24
59
60#define USBC_BP_ISCR_ID_PULLUP_EN 17
61#define USBC_BP_ISCR_DPDM_PULLUP_EN 16
62#define USBC_BP_ISCR_FORCE_ID 14
63#define USBC_BP_ISCR_FORCE_VBUS_VALID 12
64#define USBC_BP_ISCR_VBUS_VALID_SRC 10
65
66#define USBC_BP_ISCR_HOSC_EN 7
67#define USBC_BP_ISCR_VBUS_CHANGE_DETECT 6
68#define USBC_BP_ISCR_ID_CHANGE_DETECT 5
69#define USBC_BP_ISCR_DPDM_CHANGE_DETECT 4
70#define USBC_BP_ISCR_IRQ_ENABLE 3
71#define USBC_BP_ISCR_VBUS_CHANGE_DETECT_EN 2
72#define USBC_BP_ISCR_ID_CHANGE_DETECT_EN 1
73#define USBC_BP_ISCR_DPDM_CHANGE_DETECT_EN 0
74
75/******************************************************************************
76 * From usbc/usbc.c
77 ******************************************************************************/
78
Jagan Teki1034bcc2018-07-20 12:43:59 +053079#define OFF_SUN6I_AHB_RESET0 0x2c0
80
Jagan Teki97202dd2018-05-07 13:03:20 +053081struct sunxi_musb_config {
82 struct musb_hdrc_config *config;
Jagan Teki1034bcc2018-07-20 12:43:59 +053083 bool has_reset;
Jagan Teki9d12a822018-05-07 13:03:22 +053084 u8 rst_bit;
85 u8 clkgate_bit;
Jagan Teki1034bcc2018-07-20 12:43:59 +053086 u32 off_reset0;
Jagan Teki97202dd2018-05-07 13:03:20 +053087};
88
Jagan Teki831cc982018-05-07 13:03:17 +053089struct sunxi_glue {
90 struct musb_host_data mdata;
91 struct sunxi_ccm_reg *ccm;
Jagan Teki1034bcc2018-07-20 12:43:59 +053092 u32 *reg_reset0;
Jagan Teki97202dd2018-05-07 13:03:20 +053093 struct sunxi_musb_config *cfg;
Jagan Teki831cc982018-05-07 13:03:17 +053094 struct device dev;
Jagan Teki622fd2b2018-07-20 12:43:57 +053095 struct phy phy;
Jagan Teki831cc982018-05-07 13:03:17 +053096};
97#define to_sunxi_glue(d) container_of(d, struct sunxi_glue, dev)
98
Hans de Goede28a15ef2015-01-11 20:34:48 +010099static u32 USBC_WakeUp_ClearChangeDetect(u32 reg_val)
100{
101 u32 temp = reg_val;
102
Jagan Teki5c5fe882018-05-07 13:03:23 +0530103 temp &= ~BIT(USBC_BP_ISCR_VBUS_CHANGE_DETECT);
104 temp &= ~BIT(USBC_BP_ISCR_ID_CHANGE_DETECT);
105 temp &= ~BIT(USBC_BP_ISCR_DPDM_CHANGE_DETECT);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100106
107 return temp;
108}
109
110static void USBC_EnableIdPullUp(__iomem void *base)
111{
112 u32 reg_val;
113
114 reg_val = musb_readl(base, USBC_REG_o_ISCR);
Jagan Teki5c5fe882018-05-07 13:03:23 +0530115 reg_val |= BIT(USBC_BP_ISCR_ID_PULLUP_EN);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100116 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
117 musb_writel(base, USBC_REG_o_ISCR, reg_val);
118}
119
Hans de Goede28a15ef2015-01-11 20:34:48 +0100120static void USBC_EnableDpDmPullUp(__iomem void *base)
121{
122 u32 reg_val;
123
124 reg_val = musb_readl(base, USBC_REG_o_ISCR);
Jagan Teki5c5fe882018-05-07 13:03:23 +0530125 reg_val |= BIT(USBC_BP_ISCR_DPDM_PULLUP_EN);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100126 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
127 musb_writel(base, USBC_REG_o_ISCR, reg_val);
128}
129
Hans de Goede28a15ef2015-01-11 20:34:48 +0100130static void USBC_ForceIdToLow(__iomem void *base)
131{
132 u32 reg_val;
133
134 reg_val = musb_readl(base, USBC_REG_o_ISCR);
135 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID);
136 reg_val |= (0x02 << USBC_BP_ISCR_FORCE_ID);
137 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
138 musb_writel(base, USBC_REG_o_ISCR, reg_val);
139}
140
141static void USBC_ForceIdToHigh(__iomem void *base)
142{
143 u32 reg_val;
144
145 reg_val = musb_readl(base, USBC_REG_o_ISCR);
146 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID);
147 reg_val |= (0x03 << USBC_BP_ISCR_FORCE_ID);
148 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
149 musb_writel(base, USBC_REG_o_ISCR, reg_val);
150}
151
Hans de Goedee1abfa42015-06-14 11:55:28 +0200152static void USBC_ForceVbusValidToLow(__iomem void *base)
153{
154 u32 reg_val;
155
156 reg_val = musb_readl(base, USBC_REG_o_ISCR);
157 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
158 reg_val |= (0x02 << USBC_BP_ISCR_FORCE_VBUS_VALID);
159 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
160 musb_writel(base, USBC_REG_o_ISCR, reg_val);
161}
162
Hans de Goede28a15ef2015-01-11 20:34:48 +0100163static void USBC_ForceVbusValidToHigh(__iomem void *base)
164{
165 u32 reg_val;
166
167 reg_val = musb_readl(base, USBC_REG_o_ISCR);
168 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
169 reg_val |= (0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
170 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
171 musb_writel(base, USBC_REG_o_ISCR, reg_val);
172}
173
174static void USBC_ConfigFIFO_Base(void)
175{
176 u32 reg_value;
177
178 /* config usb fifo, 8kb mode */
179 reg_value = readl(SUNXI_SRAMC_BASE + 0x04);
180 reg_value &= ~(0x03 << 0);
Jagan Teki5c5fe882018-05-07 13:03:23 +0530181 reg_value |= BIT(0);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100182 writel(reg_value, SUNXI_SRAMC_BASE + 0x04);
183}
184
185/******************************************************************************
Siarhei Siamashka6047a3a2015-10-25 06:44:47 +0200186 * Needed for the DFU polling magic
187 ******************************************************************************/
188
189static u8 last_int_usb;
190
191bool dfu_usb_get_reset(void)
192{
193 return !!(last_int_usb & MUSB_INTR_RESET);
194}
195
196/******************************************************************************
Hans de Goede28a15ef2015-01-11 20:34:48 +0100197 * MUSB Glue code
198 ******************************************************************************/
199
200static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci)
201{
202 struct musb *musb = __hci;
203 irqreturn_t retval = IRQ_NONE;
204
205 /* read and flush interrupts */
206 musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
Siarhei Siamashka6047a3a2015-10-25 06:44:47 +0200207 last_int_usb = musb->int_usb;
Hans de Goede28a15ef2015-01-11 20:34:48 +0100208 if (musb->int_usb)
209 musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
210 musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
211 if (musb->int_tx)
212 musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
213 musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
214 if (musb->int_rx)
215 musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
216
217 if (musb->int_usb || musb->int_tx || musb->int_rx)
218 retval |= musb_interrupt(musb);
219
220 return retval;
221}
222
Hans de Goedee1abfa42015-06-14 11:55:28 +0200223/* musb_core does not call enable / disable in a balanced manner <sigh> */
224static bool enabled = false;
225
Hans de Goede15837232015-06-17 21:33:54 +0200226static int sunxi_musb_enable(struct musb *musb)
Hans de Goede28a15ef2015-01-11 20:34:48 +0100227{
Jagan Tekidd322812018-05-07 13:03:38 +0530228 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
Chen-Yu Tsai57075a42016-09-07 14:25:21 +0800229 int ret;
230
Hans de Goede28a15ef2015-01-11 20:34:48 +0100231 pr_debug("%s():\n", __func__);
232
Maxime Ripard1feda632015-08-04 17:04:10 +0200233 musb_ep_select(musb->mregs, 0);
234 musb_writeb(musb->mregs, MUSB_FADDR, 0);
235
Hans de Goedee1abfa42015-06-14 11:55:28 +0200236 if (enabled)
Hans de Goede15837232015-06-17 21:33:54 +0200237 return 0;
Hans de Goedee1abfa42015-06-14 11:55:28 +0200238
Hans de Goede28a15ef2015-01-11 20:34:48 +0100239 /* select PIO mode */
240 musb_writeb(musb->mregs, USBC_REG_o_VEND0, 0);
241
Hans de Goedeb41972e2015-06-14 16:48:56 +0200242 if (is_host_enabled(musb)) {
Jagan Teki622fd2b2018-07-20 12:43:57 +0530243 ret = sun4i_usb_phy_vbus_detect(&glue->phy);
Chen-Yu Tsai57075a42016-09-07 14:25:21 +0800244 if (ret == 1) {
245 printf("A charger is plugged into the OTG: ");
246 return -ENODEV;
Hans de Goedeb41972e2015-06-14 16:48:56 +0200247 }
Jagan Tekidd322812018-05-07 13:03:38 +0530248
Jagan Teki622fd2b2018-07-20 12:43:57 +0530249 ret = sun4i_usb_phy_id_detect(&glue->phy);
Chen-Yu Tsai57075a42016-09-07 14:25:21 +0800250 if (ret == 1) {
Hans de Goede71cbe0d2015-06-14 17:40:37 +0200251 printf("No host cable detected: ");
252 return -ENODEV;
253 }
Jagan Tekidd322812018-05-07 13:03:38 +0530254
Jagan Teki622fd2b2018-07-20 12:43:57 +0530255 ret = generic_phy_power_on(&glue->phy);
Jagan Tekidd322812018-05-07 13:03:38 +0530256 if (ret) {
257 pr_err("failed to power on USB PHY\n");
258 return ret;
259 }
Hans de Goedeb41972e2015-06-14 16:48:56 +0200260 }
Hans de Goedee1abfa42015-06-14 11:55:28 +0200261
262 USBC_ForceVbusValidToHigh(musb->mregs);
263
264 enabled = true;
Hans de Goede15837232015-06-17 21:33:54 +0200265 return 0;
Hans de Goede28a15ef2015-01-11 20:34:48 +0100266}
267
268static void sunxi_musb_disable(struct musb *musb)
269{
Jagan Tekidd322812018-05-07 13:03:38 +0530270 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
271 int ret;
272
Hans de Goede28a15ef2015-01-11 20:34:48 +0100273 pr_debug("%s():\n", __func__);
274
Hans de Goedee1abfa42015-06-14 11:55:28 +0200275 if (!enabled)
276 return;
Hans de Goede375de012015-04-27 11:44:22 +0200277
Jagan Tekidd322812018-05-07 13:03:38 +0530278 if (is_host_enabled(musb)) {
Jagan Teki622fd2b2018-07-20 12:43:57 +0530279 ret = generic_phy_power_off(&glue->phy);
Jagan Tekidd322812018-05-07 13:03:38 +0530280 if (ret) {
281 pr_err("failed to power off USB PHY\n");
282 return;
283 }
284 }
Chen-Yu Tsai57075a42016-09-07 14:25:21 +0800285
Hans de Goedee1abfa42015-06-14 11:55:28 +0200286 USBC_ForceVbusValidToLow(musb->mregs);
287 mdelay(200); /* Wait for the current session to timeout */
288
289 enabled = false;
Hans de Goede28a15ef2015-01-11 20:34:48 +0100290}
291
292static int sunxi_musb_init(struct musb *musb)
293{
Jagan Teki831cc982018-05-07 13:03:17 +0530294 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
Jagan Tekidd322812018-05-07 13:03:38 +0530295 int ret;
Hans de Goede28a15ef2015-01-11 20:34:48 +0100296
297 pr_debug("%s():\n", __func__);
298
Jagan Teki622fd2b2018-07-20 12:43:57 +0530299 ret = generic_phy_init(&glue->phy);
Jagan Tekidd322812018-05-07 13:03:38 +0530300 if (ret) {
301 pr_err("failed to init USB PHY\n");
302 return ret;
303 }
304
Hans de Goede28a15ef2015-01-11 20:34:48 +0100305 musb->isr = sunxi_musb_interrupt;
Hans de Goede375de012015-04-27 11:44:22 +0200306
Jagan Teki5c5fe882018-05-07 13:03:23 +0530307 setbits_le32(&glue->ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_USB0));
Jagan Teki9d12a822018-05-07 13:03:22 +0530308 if (glue->cfg->clkgate_bit)
309 setbits_le32(&glue->ccm->ahb_gate0,
Jagan Teki5c5fe882018-05-07 13:03:23 +0530310 BIT(glue->cfg->clkgate_bit));
Jagan Teki1034bcc2018-07-20 12:43:59 +0530311
312 if (glue->cfg->has_reset)
313 setbits_le32(glue->reg_reset0, BIT(AHB_GATE_OFFSET_USB0));
314
Jagan Teki9d12a822018-05-07 13:03:22 +0530315 if (glue->cfg->rst_bit)
Jagan Teki1034bcc2018-07-20 12:43:59 +0530316 setbits_le32(glue->reg_reset0, BIT(glue->cfg->rst_bit));
Jagan Teki9d12a822018-05-07 13:03:22 +0530317
Hans de Goede28a15ef2015-01-11 20:34:48 +0100318 USBC_ConfigFIFO_Base();
319 USBC_EnableDpDmPullUp(musb->mregs);
320 USBC_EnableIdPullUp(musb->mregs);
321
322 if (is_host_enabled(musb)) {
323 /* Host mode */
324 USBC_ForceIdToLow(musb->mregs);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100325 } else {
326 /* Peripheral mode */
327 USBC_ForceIdToHigh(musb->mregs);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100328 }
Hans de Goedeb1b912d2015-02-11 09:05:18 +0100329 USBC_ForceVbusValidToHigh(musb->mregs);
Hans de Goede28a15ef2015-01-11 20:34:48 +0100330
331 return 0;
332}
333
Jagan Teki14b6a072018-07-20 12:44:00 +0530334static int sunxi_musb_exit(struct musb *musb)
335{
336 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
337 int ret = 0;
338
339 if (generic_phy_valid(&glue->phy)) {
340 ret = generic_phy_exit(&glue->phy);
341 if (ret) {
342 dev_err(dev, "failed to power off usb phy\n");
343 return ret;
344 }
345 }
346
347 if (glue->cfg->has_reset)
348 clrbits_le32(glue->reg_reset0, BIT(AHB_GATE_OFFSET_USB0));
349
350 if (glue->cfg->rst_bit)
351 clrbits_le32(glue->reg_reset0, BIT(glue->cfg->rst_bit));
352
353 clrbits_le32(&glue->ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_USB0));
354 if (glue->cfg->clkgate_bit)
355 clrbits_le32(&glue->ccm->ahb_gate0,
356 BIT(glue->cfg->clkgate_bit));
357
358 return 0;
359}
360
Jagan Tekiaa29b112018-05-07 13:03:37 +0530361static void sunxi_musb_pre_root_reset_end(struct musb *musb)
362{
363 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
364
Jagan Teki622fd2b2018-07-20 12:43:57 +0530365 sun4i_usb_phy_set_squelch_detect(&glue->phy, false);
Jagan Tekiaa29b112018-05-07 13:03:37 +0530366}
367
368static void sunxi_musb_post_root_reset_end(struct musb *musb)
369{
370 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
371
Jagan Teki622fd2b2018-07-20 12:43:57 +0530372 sun4i_usb_phy_set_squelch_detect(&glue->phy, true);
Jagan Tekiaa29b112018-05-07 13:03:37 +0530373}
374
Hans de Goeded42faf32015-06-17 15:49:26 +0200375static const struct musb_platform_ops sunxi_musb_ops = {
Hans de Goede28a15ef2015-01-11 20:34:48 +0100376 .init = sunxi_musb_init,
Jagan Teki14b6a072018-07-20 12:44:00 +0530377 .exit = sunxi_musb_exit,
Hans de Goede28a15ef2015-01-11 20:34:48 +0100378 .enable = sunxi_musb_enable,
379 .disable = sunxi_musb_disable,
Jagan Tekiaa29b112018-05-07 13:03:37 +0530380 .pre_root_reset_end = sunxi_musb_pre_root_reset_end,
381 .post_root_reset_end = sunxi_musb_post_root_reset_end,
Hans de Goede28a15ef2015-01-11 20:34:48 +0100382};
Hans de Goeded42faf32015-06-17 15:49:26 +0200383
Jagan Tekiae8b78d2018-05-07 13:03:18 +0530384/* Allwinner OTG supports up to 5 endpoints */
385#define SUNXI_MUSB_MAX_EP_NUM 6
386#define SUNXI_MUSB_RAM_BITS 11
387
Jagan Teki97202dd2018-05-07 13:03:20 +0530388static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = {
389 MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
390 MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
391 MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
392 MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
393 MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
394 MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
395 MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
396 MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
397 MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512),
398 MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512),
399};
400
401/* H3/V3s OTG supports only 4 endpoints */
402#define SUNXI_MUSB_MAX_EP_NUM_H3 5
403
404static struct musb_fifo_cfg sunxi_musb_mode_cfg_h3[] = {
405 MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
406 MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
407 MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
408 MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
409 MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
410 MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
411 MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
412 MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
413};
414
Hans de Goeded42faf32015-06-17 15:49:26 +0200415static struct musb_hdrc_config musb_config = {
Jagan Teki97202dd2018-05-07 13:03:20 +0530416 .fifo_cfg = sunxi_musb_mode_cfg,
417 .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg),
Jagan Tekiae8b78d2018-05-07 13:03:18 +0530418 .multipoint = true,
419 .dyn_fifo = true,
420 .num_eps = SUNXI_MUSB_MAX_EP_NUM,
421 .ram_bits = SUNXI_MUSB_RAM_BITS,
Hans de Goeded42faf32015-06-17 15:49:26 +0200422};
423
Jagan Teki97202dd2018-05-07 13:03:20 +0530424static struct musb_hdrc_config musb_config_h3 = {
425 .fifo_cfg = sunxi_musb_mode_cfg_h3,
426 .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg_h3),
427 .multipoint = true,
428 .dyn_fifo = true,
429 .soft_con = true,
430 .num_eps = SUNXI_MUSB_MAX_EP_NUM_H3,
431 .ram_bits = SUNXI_MUSB_RAM_BITS,
432};
433
Hans de Goede7c22e262016-09-17 16:02:38 +0200434static int musb_usb_probe(struct udevice *dev)
Hans de Goede91183ba2015-06-17 17:44:58 +0200435{
Jagan Teki831cc982018-05-07 13:03:17 +0530436 struct sunxi_glue *glue = dev_get_priv(dev);
437 struct musb_host_data *host = &glue->mdata;
Hans de Goede91183ba2015-06-17 17:44:58 +0200438 struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
Jagan Teki98424b72018-05-07 13:03:19 +0530439 struct musb_hdrc_platform_data pdata;
Chen-Yu Tsaif4f98962017-12-30 20:44:07 +0800440 void *base = dev_read_addr_ptr(dev);
Hans de Goede56a20852015-06-18 22:45:34 +0200441 int ret;
Hans de Goede91183ba2015-06-17 17:44:58 +0200442
Chen-Yu Tsaif4f98962017-12-30 20:44:07 +0800443 if (!base)
444 return -EINVAL;
445
Jagan Teki97202dd2018-05-07 13:03:20 +0530446 glue->cfg = (struct sunxi_musb_config *)dev_get_driver_data(dev);
447 if (!glue->cfg)
448 return -EINVAL;
449
Jagan Teki831cc982018-05-07 13:03:17 +0530450 glue->ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
451 if (IS_ERR(glue->ccm))
452 return PTR_ERR(glue->ccm);
453
Jagan Teki1034bcc2018-07-20 12:43:59 +0530454 glue->reg_reset0 = (void *)glue->ccm + glue->cfg->off_reset0;
455
Jagan Teki622fd2b2018-07-20 12:43:57 +0530456 ret = generic_phy_get_by_name(dev, "usb", &glue->phy);
Jagan Tekidd322812018-05-07 13:03:38 +0530457 if (ret) {
458 pr_err("failed to get usb PHY\n");
459 return ret;
460 }
461
Hans de Goede91183ba2015-06-17 17:44:58 +0200462 priv->desc_before_addr = true;
463
Jagan Teki98424b72018-05-07 13:03:19 +0530464 memset(&pdata, 0, sizeof(pdata));
465 pdata.power = 250;
466 pdata.platform_ops = &sunxi_musb_ops;
Jagan Teki97202dd2018-05-07 13:03:20 +0530467 pdata.config = glue->cfg->config;
Jagan Teki98424b72018-05-07 13:03:19 +0530468
Maxime Ripard3a61b082017-09-05 22:10:35 +0200469#ifdef CONFIG_USB_MUSB_HOST
Jagan Teki98424b72018-05-07 13:03:19 +0530470 pdata.mode = MUSB_HOST;
471 host->host = musb_init_controller(&pdata, &glue->dev, base);
Hans de Goede38b4a3e2016-04-02 20:46:09 +0200472 if (!host->host)
473 return -EIO;
474
Hans de Goede56a20852015-06-18 22:45:34 +0200475 ret = musb_lowlevel_init(host);
Maxime Ripard3a61b082017-09-05 22:10:35 +0200476 if (!ret)
477 printf("Allwinner mUSB OTG (Host)\n");
478#else
Jagan Teki98424b72018-05-07 13:03:19 +0530479 pdata.mode = MUSB_PERIPHERAL;
Jagan Teki8b8d59f2018-07-20 12:43:56 +0530480 host->host = musb_register(&pdata, &glue->dev, base);
481 if (!host->host)
482 return -EIO;
483
484 printf("Allwinner mUSB OTG (Peripheral)\n");
Maxime Ripard3a61b082017-09-05 22:10:35 +0200485#endif
Hans de Goede91183ba2015-06-17 17:44:58 +0200486
Hans de Goede56a20852015-06-18 22:45:34 +0200487 return ret;
Hans de Goede91183ba2015-06-17 17:44:58 +0200488}
489
Hans de Goede7c22e262016-09-17 16:02:38 +0200490static int musb_usb_remove(struct udevice *dev)
Hans de Goede91183ba2015-06-17 17:44:58 +0200491{
Jagan Teki831cc982018-05-07 13:03:17 +0530492 struct sunxi_glue *glue = dev_get_priv(dev);
493 struct musb_host_data *host = &glue->mdata;
Hans de Goede91183ba2015-06-17 17:44:58 +0200494
495 musb_stop(host->host);
Hans de Goede7c22e262016-09-17 16:02:38 +0200496 free(host->host);
497 host->host = NULL;
498
Hans de Goede91183ba2015-06-17 17:44:58 +0200499 return 0;
500}
501
Jagan Teki97202dd2018-05-07 13:03:20 +0530502static const struct sunxi_musb_config sun4i_a10_cfg = {
503 .config = &musb_config,
Jagan Teki1034bcc2018-07-20 12:43:59 +0530504 .has_reset = false,
505};
506
507static const struct sunxi_musb_config sun6i_a31_cfg = {
508 .config = &musb_config,
509 .has_reset = true,
510 .off_reset0 = OFF_SUN6I_AHB_RESET0,
Jagan Teki97202dd2018-05-07 13:03:20 +0530511};
512
513static const struct sunxi_musb_config sun8i_h3_cfg = {
514 .config = &musb_config_h3,
Jagan Teki1034bcc2018-07-20 12:43:59 +0530515 .has_reset = true,
Jagan Teki9d12a822018-05-07 13:03:22 +0530516 .rst_bit = 23,
517 .clkgate_bit = 23,
Jagan Teki1034bcc2018-07-20 12:43:59 +0530518 .off_reset0 = OFF_SUN6I_AHB_RESET0,
Jagan Teki97202dd2018-05-07 13:03:20 +0530519};
520
Maxime Ripard3a61b082017-09-05 22:10:35 +0200521static const struct udevice_id sunxi_musb_ids[] = {
Jagan Teki97202dd2018-05-07 13:03:20 +0530522 { .compatible = "allwinner,sun4i-a10-musb",
523 .data = (ulong)&sun4i_a10_cfg },
524 { .compatible = "allwinner,sun6i-a31-musb",
Jagan Teki1034bcc2018-07-20 12:43:59 +0530525 .data = (ulong)&sun6i_a31_cfg },
Jagan Teki97202dd2018-05-07 13:03:20 +0530526 { .compatible = "allwinner,sun8i-a33-musb",
Jagan Teki1034bcc2018-07-20 12:43:59 +0530527 .data = (ulong)&sun6i_a31_cfg },
Jagan Teki97202dd2018-05-07 13:03:20 +0530528 { .compatible = "allwinner,sun8i-h3-musb",
529 .data = (ulong)&sun8i_h3_cfg },
Maxime Ripard3a61b082017-09-05 22:10:35 +0200530 { }
531};
532
Hans de Goede91183ba2015-06-17 17:44:58 +0200533U_BOOT_DRIVER(usb_musb) = {
Maxime Ripard3a61b082017-09-05 22:10:35 +0200534 .name = "sunxi-musb",
535#ifdef CONFIG_USB_MUSB_HOST
536 .id = UCLASS_USB,
537#else
538 .id = UCLASS_USB_DEV_GENERIC,
539#endif
540 .of_match = sunxi_musb_ids,
541 .probe = musb_usb_probe,
542 .remove = musb_usb_remove,
543#ifdef CONFIG_USB_MUSB_HOST
544 .ops = &musb_usb_ops,
545#endif
Hans de Goede91183ba2015-06-17 17:44:58 +0200546 .platdata_auto_alloc_size = sizeof(struct usb_platdata),
Jagan Teki831cc982018-05-07 13:03:17 +0530547 .priv_auto_alloc_size = sizeof(struct sunxi_glue),
Hans de Goede91183ba2015-06-17 17:44:58 +0200548};