blob: ad227a416934877982a6dab0e782190948f33e0c [file] [log] [blame]
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +01001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (c) 2018 Microsemi Corporation
4 */
5
6#include <common.h>
Simon Glass52559322019-11-14 12:57:46 -07007#include <init.h>
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +01008#include <asm/io.h>
9#include <asm/addrspace.h>
10#include <asm/types.h>
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +010011#include <spi.h>
Lars Povlsen4deb0962019-01-02 09:52:26 +010012#include <led.h>
Gregory CLEMENT2f8d0672019-01-17 17:07:14 +010013#include <wait_bit.h>
Horatiu Vultur06d270c2019-04-24 11:27:58 +020014#include <miiphy.h>
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +010015
16DECLARE_GLOBAL_DATA_PTR;
17
Lars Povlsene9f14922018-12-20 09:56:05 +010018enum {
19 BOARD_TYPE_PCB120 = 0xAABBCC00,
20 BOARD_TYPE_PCB123,
21};
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +010022
Gregory CLEMENT2f8d0672019-01-17 17:07:14 +010023void mscc_switch_reset(bool enter)
24{
25 /* Nasty workaround to avoid GPIO19 (DDR!) being reset */
26 mscc_gpio_set_alternate(19, 2);
27
28 debug("applying SwC reset\n");
29
30 writel(ICPU_RESET_CORE_RST_PROTECT, BASE_CFG + ICPU_RESET);
31 writel(PERF_SOFT_RST_SOFT_CHIP_RST, BASE_DEVCPU_GCB + PERF_SOFT_RST);
32
33 if (wait_for_bit_le32(BASE_DEVCPU_GCB + PERF_SOFT_RST,
34 PERF_SOFT_RST_SOFT_CHIP_RST, false, 5000, false))
35 pr_err("Tiemout while waiting for switch reset\n");
36
37 /*
38 * Reset GPIO19 mode back as regular GPIO, output, high (DDR
39 * not reset) (Order is important)
40 */
41 setbits_le32(BASE_DEVCPU_GCB + PERF_GPIO_OE, BIT(19));
42 writel(BIT(19), BASE_DEVCPU_GCB + PERF_GPIO_OUT_SET);
43 mscc_gpio_set_alternate(19, 0);
44}
45
Horatiu Vultur06d270c2019-04-24 11:27:58 +020046int board_phy_config(struct phy_device *phydev)
47{
48 if (gd->board_type == BOARD_TYPE_PCB123)
49 return 0;
50
51 phy_write(phydev, 0, 31, 0x10);
52 phy_write(phydev, 0, 18, 0x80F0);
53 while (phy_read(phydev, 0, 18) & 0x8000)
54 ;
55 phy_write(phydev, 0, 31, 0);
56
57 return 0;
58}
59
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +010060void board_debug_uart_init(void)
61{
62 /* too early for the pinctrl driver, so configure the UART pins here */
Lars Povlsene9f14922018-12-20 09:56:05 +010063 mscc_gpio_set_alternate(6, 1);
64 mscc_gpio_set_alternate(7, 1);
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +010065}
66
67int board_early_init_r(void)
68{
69 /* Prepare SPI controller to be used in master mode */
70 writel(0, BASE_CFG + ICPU_SW_MODE);
71 clrsetbits_le32(BASE_CFG + ICPU_GENERAL_CTRL,
72 ICPU_GENERAL_CTRL_IF_SI_OWNER_M,
73 ICPU_GENERAL_CTRL_IF_SI_OWNER(2));
74
75 /* Address of boot parameters */
76 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE;
Lars Povlsen4deb0962019-01-02 09:52:26 +010077
78 /* LED setup */
79 if (IS_ENABLED(CONFIG_LED))
80 led_default_state();
81
Gregory CLEMENT6787c1e2018-12-14 16:16:49 +010082 return 0;
83}
Lars Povlsene9f14922018-12-20 09:56:05 +010084
85static void do_board_detect(void)
86{
87 u16 dummy = 0;
88
89 /* Enable MIIM */
90 mscc_gpio_set_alternate(14, 1);
91 mscc_gpio_set_alternate(15, 1);
92 if (mscc_phy_rd(1, 0, 0, &dummy) == 0)
93 gd->board_type = BOARD_TYPE_PCB120;
94 else
95 gd->board_type = BOARD_TYPE_PCB123;
96}
97
98#if defined(CONFIG_MULTI_DTB_FIT)
99int board_fit_config_name_match(const char *name)
100{
101 if (gd->board_type == BOARD_TYPE_PCB120 &&
102 strcmp(name, "ocelot_pcb120") == 0)
103 return 0;
104
105 if (gd->board_type == BOARD_TYPE_PCB123 &&
106 strcmp(name, "ocelot_pcb123") == 0)
107 return 0;
108
109 return -1;
110}
111#endif
112
113#if defined(CONFIG_DTB_RESELECT)
114int embedded_dtb_select(void)
115{
116 do_board_detect();
117 fdtdec_setup();
118
119 return 0;
120}
121#endif