Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * Copyright (C) 2018 Amarula Solutions. |
| 4 | * Author: Jagan Teki <jagan@amarulasolutions.com> |
| 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <clk-uclass.h> |
| 9 | #include <dm.h> |
| 10 | #include <errno.h> |
Samuel Holland | 21d314a | 2021-09-12 11:48:43 -0500 | [diff] [blame] | 11 | #include <clk/sunxi.h> |
Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 12 | #include <dt-bindings/clock/sun9i-a80-ccu.h> |
| 13 | #include <dt-bindings/reset/sun9i-a80-ccu.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 14 | #include <linux/bitops.h> |
Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 15 | |
| 16 | static const struct ccu_clk_gate a80_gates[] = { |
Samuel Holland | 59c1ddd | 2023-01-22 16:06:31 -0600 | [diff] [blame] | 17 | [CLK_NAND0_0] = GATE(0x400, BIT(31)), |
| 18 | [CLK_NAND0_1] = GATE(0x404, BIT(31)), |
| 19 | [CLK_NAND1_0] = GATE(0x408, BIT(31)), |
| 20 | [CLK_NAND1_1] = GATE(0x40c, BIT(31)), |
Jagan Teki | 8211146 | 2019-02-27 20:02:06 +0530 | [diff] [blame] | 21 | [CLK_SPI0] = GATE(0x430, BIT(31)), |
| 22 | [CLK_SPI1] = GATE(0x434, BIT(31)), |
| 23 | [CLK_SPI2] = GATE(0x438, BIT(31)), |
| 24 | [CLK_SPI3] = GATE(0x43c, BIT(31)), |
| 25 | |
Andre Przywara | bb3e5aa | 2019-01-29 15:54:09 +0000 | [diff] [blame] | 26 | [CLK_BUS_MMC] = GATE(0x580, BIT(8)), |
Samuel Holland | 59c1ddd | 2023-01-22 16:06:31 -0600 | [diff] [blame] | 27 | [CLK_BUS_NAND0] = GATE(0x580, BIT(13)), |
| 28 | [CLK_BUS_NAND1] = GATE(0x580, BIT(12)), |
Jagan Teki | 8211146 | 2019-02-27 20:02:06 +0530 | [diff] [blame] | 29 | [CLK_BUS_SPI0] = GATE(0x580, BIT(20)), |
| 30 | [CLK_BUS_SPI1] = GATE(0x580, BIT(21)), |
| 31 | [CLK_BUS_SPI2] = GATE(0x580, BIT(22)), |
| 32 | [CLK_BUS_SPI3] = GATE(0x580, BIT(23)), |
Andre Przywara | bb3e5aa | 2019-01-29 15:54:09 +0000 | [diff] [blame] | 33 | |
Andre Przywara | 444ab35 | 2022-05-04 22:10:28 +0100 | [diff] [blame] | 34 | [CLK_BUS_PIO] = GATE(0x590, BIT(5)), |
| 35 | |
Samuel Holland | c61897b | 2021-09-12 09:47:24 -0500 | [diff] [blame] | 36 | [CLK_BUS_I2C0] = GATE(0x594, BIT(0)), |
| 37 | [CLK_BUS_I2C1] = GATE(0x594, BIT(1)), |
| 38 | [CLK_BUS_I2C2] = GATE(0x594, BIT(2)), |
| 39 | [CLK_BUS_I2C3] = GATE(0x594, BIT(3)), |
| 40 | [CLK_BUS_I2C4] = GATE(0x594, BIT(4)), |
Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 41 | [CLK_BUS_UART0] = GATE(0x594, BIT(16)), |
| 42 | [CLK_BUS_UART1] = GATE(0x594, BIT(17)), |
| 43 | [CLK_BUS_UART2] = GATE(0x594, BIT(18)), |
| 44 | [CLK_BUS_UART3] = GATE(0x594, BIT(19)), |
| 45 | [CLK_BUS_UART4] = GATE(0x594, BIT(20)), |
| 46 | [CLK_BUS_UART5] = GATE(0x594, BIT(21)), |
| 47 | }; |
| 48 | |
| 49 | static const struct ccu_reset a80_resets[] = { |
Andre Przywara | bb3e5aa | 2019-01-29 15:54:09 +0000 | [diff] [blame] | 50 | [RST_BUS_MMC] = RESET(0x5a0, BIT(8)), |
Samuel Holland | 59c1ddd | 2023-01-22 16:06:31 -0600 | [diff] [blame] | 51 | [RST_BUS_NAND0] = RESET(0x5a0, BIT(13)), |
| 52 | [RST_BUS_NAND1] = RESET(0x5a0, BIT(12)), |
Jagan Teki | 8211146 | 2019-02-27 20:02:06 +0530 | [diff] [blame] | 53 | [RST_BUS_SPI0] = RESET(0x5a0, BIT(20)), |
| 54 | [RST_BUS_SPI1] = RESET(0x5a0, BIT(21)), |
| 55 | [RST_BUS_SPI2] = RESET(0x5a0, BIT(22)), |
| 56 | [RST_BUS_SPI3] = RESET(0x5a0, BIT(23)), |
Andre Przywara | bb3e5aa | 2019-01-29 15:54:09 +0000 | [diff] [blame] | 57 | |
Samuel Holland | c61897b | 2021-09-12 09:47:24 -0500 | [diff] [blame] | 58 | [RST_BUS_I2C0] = RESET(0x5b4, BIT(0)), |
| 59 | [RST_BUS_I2C1] = RESET(0x5b4, BIT(1)), |
| 60 | [RST_BUS_I2C2] = RESET(0x5b4, BIT(2)), |
| 61 | [RST_BUS_I2C3] = RESET(0x5b4, BIT(3)), |
| 62 | [RST_BUS_I2C4] = RESET(0x5b4, BIT(4)), |
Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 63 | [RST_BUS_UART0] = RESET(0x5b4, BIT(16)), |
| 64 | [RST_BUS_UART1] = RESET(0x5b4, BIT(17)), |
| 65 | [RST_BUS_UART2] = RESET(0x5b4, BIT(18)), |
| 66 | [RST_BUS_UART3] = RESET(0x5b4, BIT(19)), |
| 67 | [RST_BUS_UART4] = RESET(0x5b4, BIT(20)), |
| 68 | [RST_BUS_UART5] = RESET(0x5b4, BIT(21)), |
| 69 | }; |
| 70 | |
Andre Przywara | e0c7ce7 | 2019-01-29 15:54:10 +0000 | [diff] [blame] | 71 | static const struct ccu_clk_gate a80_mmc_gates[] = { |
| 72 | [0] = GATE(0x0, BIT(16)), |
| 73 | [1] = GATE(0x4, BIT(16)), |
| 74 | [2] = GATE(0x8, BIT(16)), |
| 75 | [3] = GATE(0xc, BIT(16)), |
| 76 | }; |
| 77 | |
| 78 | static const struct ccu_reset a80_mmc_resets[] = { |
| 79 | [0] = GATE(0x0, BIT(18)), |
| 80 | [1] = GATE(0x4, BIT(18)), |
| 81 | [2] = GATE(0x8, BIT(18)), |
| 82 | [3] = GATE(0xc, BIT(18)), |
| 83 | }; |
| 84 | |
Samuel Holland | 46fa23f | 2022-05-09 00:29:34 -0500 | [diff] [blame] | 85 | const struct ccu_desc a80_ccu_desc = { |
Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 86 | .gates = a80_gates, |
| 87 | .resets = a80_resets, |
Samuel Holland | 49b2b0a | 2022-05-09 00:29:31 -0500 | [diff] [blame] | 88 | .num_gates = ARRAY_SIZE(a80_gates), |
| 89 | .num_resets = ARRAY_SIZE(a80_resets), |
Jagan Teki | 6901aab | 2019-01-11 15:41:46 +0530 | [diff] [blame] | 90 | }; |
| 91 | |
Samuel Holland | 46fa23f | 2022-05-09 00:29:34 -0500 | [diff] [blame] | 92 | const struct ccu_desc a80_mmc_clk_desc = { |
Andre Przywara | e0c7ce7 | 2019-01-29 15:54:10 +0000 | [diff] [blame] | 93 | .gates = a80_mmc_gates, |
| 94 | .resets = a80_mmc_resets, |
Samuel Holland | 49b2b0a | 2022-05-09 00:29:31 -0500 | [diff] [blame] | 95 | .num_gates = ARRAY_SIZE(a80_mmc_gates), |
| 96 | .num_resets = ARRAY_SIZE(a80_mmc_resets), |
Andre Przywara | e0c7ce7 | 2019-01-29 15:54:10 +0000 | [diff] [blame] | 97 | }; |