blob: 47bf28c434f173a1a9dc9f7ea3875e8b8e9b959f [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadadd840582014-07-30 14:08:14 +09007choice
Simon Glassa66ad672017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glassa66ad672017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng65c4ac02015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Meng99a309f2015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadadd840582014-07-30 14:08:14 +090055
George McCollister215099a2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese82ceba22016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng65c4ac02015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass8ef07572014-11-12 22:42:07 -070064
Stefan Roeseb1ad6c62016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltz3dcdd172015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Menga65b25d2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng65c4ac02015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Masahiro Yamadadd840582014-07-30 14:08:14 +090076
Bin Meng65c4ac02015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Mengef46bea2015-02-02 22:35:29 +080079
Masahiro Yamadadd840582014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbibb416462017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng65c4ac02015-04-27 23:22:24 +080098# board-specific options below
George McCollister215099a2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese82ceba22016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roeseb1ad6c62016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz3e9aa322015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng029194a2015-04-27 23:22:25 +0800108# platform-specific options below
109source "arch/x86/cpu/baytrail/Kconfig"
Bin Mengde9ac9a2017-08-15 22:41:58 -0700110source "arch/x86/cpu/braswell/Kconfig"
Simon Glass2f3f4772016-03-11 22:07:18 -0700111source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800112source "arch/x86/cpu/coreboot/Kconfig"
113source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng4f1dacd2018-06-12 08:36:16 -0700114source "arch/x86/cpu/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800115source "arch/x86/cpu/qemu/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800116source "arch/x86/cpu/quark/Kconfig"
117source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden544293f2019-08-03 08:30:12 +0000118source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie71de542017-07-06 14:41:52 +0300119source "arch/x86/cpu/tangier/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800120
121# architecture-specific options below
122
Simon Glassa2196392016-05-01 11:35:52 -0600123config AHCI
124 default y
125
Simon Glassb724bd72015-02-11 16:32:59 -0700126config SYS_MALLOC_F_LEN
127 default 0x800
128
Simon Glass70a09c62014-11-12 22:42:10 -0700129config RAMBASE
130 hex
131 default 0x100000
132
Simon Glass70a09c62014-11-12 22:42:10 -0700133config XIP_ROM_SIZE
134 hex
Bin Meng7698d362015-01-06 22:14:16 +0800135 depends on X86_RESET_VECTOR
Simon Glassbbd43d62015-01-01 16:17:54 -0700136 default ROM_SIZE
Simon Glass70a09c62014-11-12 22:42:10 -0700137
138config CPU_ADDR_BITS
139 int
140 default 36
141
Simon Glass65dd74a2014-11-12 22:42:28 -0700142config HPET_ADDRESS
143 hex
144 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
145
146config SMM_TSEG
147 bool
148 default n
149
150config SMM_TSEG_SIZE
151 hex
152
Bin Meng8cb20cc2015-01-06 22:14:15 +0800153config X86_RESET_VECTOR
154 bool
155 default n
Masahiro Yamadad6a0c782017-10-17 13:42:44 +0900156 select BINMAN
Bin Meng8cb20cc2015-01-06 22:14:15 +0800157
Simon Glass13f1dc62017-01-16 07:03:44 -0700158# The following options control where the 16-bit and 32-bit init lies
159# If SPL is enabled then it normally holds this init code, and U-Boot proper
160# is normally a 64-bit build.
161#
162# The 16-bit init refers to the reset vector and the small amount of code to
163# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
164# or missing altogether if U-Boot is started from EFI or coreboot.
165#
166# The 32-bit init refers to processor init, running binary blobs including
167# FSP, setting up interrupts and anything else that needs to be done in
168# 32-bit code. It is normally in the same place as 16-bit init if that is
169# enabled (i.e. they are both in SPL, or both in U-Boot proper).
170config X86_16BIT_INIT
171 bool
172 depends on X86_RESET_VECTOR
173 default y if X86_RESET_VECTOR && !SPL
174 help
175 This is enabled when 16-bit init is in U-Boot proper
176
177config SPL_X86_16BIT_INIT
178 bool
179 depends on X86_RESET_VECTOR
Simon Glass7c2ca872019-04-25 21:58:46 -0600180 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass13f1dc62017-01-16 07:03:44 -0700181 help
182 This is enabled when 16-bit init is in SPL
183
Simon Glass7c2ca872019-04-25 21:58:46 -0600184config TPL_X86_16BIT_INIT
185 bool
186 depends on X86_RESET_VECTOR
187 default y if X86_RESET_VECTOR && TPL
188 help
189 This is enabled when 16-bit init is in TPL
190
Simon Glass13f1dc62017-01-16 07:03:44 -0700191config X86_32BIT_INIT
192 bool
193 depends on X86_RESET_VECTOR
194 default y if X86_RESET_VECTOR && !SPL
195 help
196 This is enabled when 32-bit init is in U-Boot proper
197
198config SPL_X86_32BIT_INIT
199 bool
200 depends on X86_RESET_VECTOR
201 default y if X86_RESET_VECTOR && SPL
202 help
203 This is enabled when 32-bit init is in SPL
204
Bin Meng343fb992015-06-07 11:33:12 +0800205config RESET_SEG_START
206 hex
207 depends on X86_RESET_VECTOR
208 default 0xffff0000
209
210config RESET_SEG_SIZE
211 hex
212 depends on X86_RESET_VECTOR
213 default 0x10000
214
215config RESET_VEC_LOC
216 hex
217 depends on X86_RESET_VECTOR
218 default 0xfffffff0
219
Bin Meng8cb20cc2015-01-06 22:14:15 +0800220config SYS_X86_START16
221 hex
222 depends on X86_RESET_VECTOR
223 default 0xfffff800
224
Andy Shevchenko446d4e02017-02-05 16:52:00 +0300225config X86_LOAD_FROM_32_BIT
226 bool "Boot from a 32-bit program"
227 help
228 Define this to boot U-Boot from a 32-bit program which sets
229 the GDT differently. This can be used to boot directly from
230 any stage of coreboot, for example, bypassing the normal
231 payload-loading feature.
232
Bin Meng64542f42014-12-12 21:05:19 +0800233config BOARD_ROMSIZE_KB_512
234 bool
235config BOARD_ROMSIZE_KB_1024
236 bool
237config BOARD_ROMSIZE_KB_2048
238 bool
239config BOARD_ROMSIZE_KB_4096
240 bool
241config BOARD_ROMSIZE_KB_8192
242 bool
243config BOARD_ROMSIZE_KB_16384
244 bool
245
246choice
247 prompt "ROM chip size"
Bin Meng7698d362015-01-06 22:14:16 +0800248 depends on X86_RESET_VECTOR
Bin Meng64542f42014-12-12 21:05:19 +0800249 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
250 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
251 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
252 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
253 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
254 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
255 help
256 Select the size of the ROM chip you intend to flash U-Boot on.
257
258 The build system will take care of creating a u-boot.rom file
259 of the matching size.
260
261config UBOOT_ROMSIZE_KB_512
262 bool "512 KB"
263 help
264 Choose this option if you have a 512 KB ROM chip.
265
266config UBOOT_ROMSIZE_KB_1024
267 bool "1024 KB (1 MB)"
268 help
269 Choose this option if you have a 1024 KB (1 MB) ROM chip.
270
271config UBOOT_ROMSIZE_KB_2048
272 bool "2048 KB (2 MB)"
273 help
274 Choose this option if you have a 2048 KB (2 MB) ROM chip.
275
276config UBOOT_ROMSIZE_KB_4096
277 bool "4096 KB (4 MB)"
278 help
279 Choose this option if you have a 4096 KB (4 MB) ROM chip.
280
281config UBOOT_ROMSIZE_KB_8192
282 bool "8192 KB (8 MB)"
283 help
284 Choose this option if you have a 8192 KB (8 MB) ROM chip.
285
286config UBOOT_ROMSIZE_KB_16384
287 bool "16384 KB (16 MB)"
288 help
289 Choose this option if you have a 16384 KB (16 MB) ROM chip.
290
291endchoice
292
293# Map the config names to an integer (KB).
294config UBOOT_ROMSIZE_KB
295 int
296 default 512 if UBOOT_ROMSIZE_KB_512
297 default 1024 if UBOOT_ROMSIZE_KB_1024
298 default 2048 if UBOOT_ROMSIZE_KB_2048
299 default 4096 if UBOOT_ROMSIZE_KB_4096
300 default 8192 if UBOOT_ROMSIZE_KB_8192
301 default 16384 if UBOOT_ROMSIZE_KB_16384
302
303# Map the config names to a hex value (bytes).
Simon Glassfce7b272014-11-12 22:42:08 -0700304config ROM_SIZE
305 hex
Bin Meng64542f42014-12-12 21:05:19 +0800306 default 0x80000 if UBOOT_ROMSIZE_KB_512
307 default 0x100000 if UBOOT_ROMSIZE_KB_1024
308 default 0x200000 if UBOOT_ROMSIZE_KB_2048
309 default 0x400000 if UBOOT_ROMSIZE_KB_4096
310 default 0x800000 if UBOOT_ROMSIZE_KB_8192
311 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
312 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glassfce7b272014-11-12 22:42:08 -0700313
314config HAVE_INTEL_ME
315 bool "Platform requires Intel Management Engine"
316 help
317 Newer higher-end devices have an Intel Management Engine (ME)
318 which is a very large binary blob (typically 1.5MB) which is
319 required for the platform to work. This enforces a particular
320 SPI flash format. You will need to supply the me.bin file in
321 your board directory.
322
Simon Glass65dd74a2014-11-12 22:42:28 -0700323config X86_RAMTEST
324 bool "Perform a simple RAM test after SDRAM initialisation"
325 help
326 If there is something wrong with SDRAM then the platform will
327 often crash within U-Boot or the kernel. This option enables a
328 very simple RAM test that quickly checks whether the SDRAM seems
329 to work correctly. It is not exhaustive but can save time by
330 detecting obvious failures.
331
Stefan Roese3dc0f842017-03-30 12:58:10 +0200332config FLASH_DESCRIPTOR_FILE
333 string "Flash descriptor binary filename"
334 depends on HAVE_INTEL_ME
335 default "descriptor.bin"
336 help
337 The filename of the file to use as flash descriptor in the
338 board directory.
339
340config INTEL_ME_FILE
341 string "Intel Management Engine binary filename"
342 depends on HAVE_INTEL_ME
343 default "me.bin"
344 help
345 The filename of the file to use as Intel Management Engine in the
346 board directory.
347
Park, Aiden544293f2019-08-03 08:30:12 +0000348config USE_HOB
349 bool "Use HOB (Hand-Off Block)"
350 help
351 Select this option to access HOB (Hand-Off Block) data structures
352 and parse HOBs. This HOB infra structure can be reused with
353 different solutions across different platforms.
354
Simon Glass8ce24cd2015-01-27 22:13:41 -0700355config HAVE_FSP
356 bool "Add an Firmware Support Package binary"
Simon Glasse49ccea2015-08-04 12:34:00 -0600357 depends on !EFI
Park, Aiden544293f2019-08-03 08:30:12 +0000358 select USE_HOB
Simon Glass8ce24cd2015-01-27 22:13:41 -0700359 help
360 Select this option to add an Firmware Support Package binary to
361 the resulting U-Boot image. It is a binary blob which U-Boot uses
362 to set up SDRAM and other chipset specific initialization.
363
364 Note: Without this binary U-Boot will not be able to set up its
365 SDRAM so will not boot.
366
Simon Glass6172e942019-09-25 08:11:43 -0600367config USE_CAR
368 bool "Use Cache-As-RAM (CAR) to get temporary RAM at start-up"
369 default y if !HAVE_FSP
370 help
371 Select this option if your board uses CAR init code, typically in a
372 car.S file, to get some initial memory for code execution. This is
373 common with Intel CPUs which don't use FSP.
374
Simon Glass83311882019-09-25 08:00:11 -0600375choice
376 prompt "FSP version"
377 depends on HAVE_FSP
378 default FSP_VERSION1
379 help
380 Selects the FSP version to use. Intel has published several versions
381 of the FSP External Architecture Specification and this allows
382 selection of the version number used by a particular SoC.
383
384config FSP_VERSION1
385 bool "FSP version 1.x"
386 help
387 This covers versions 1.0 and 1.1a. See here for details:
388 https://github.com/IntelFsp/fsp/wiki
389
390config FSP_VERSION2
391 bool "FSP version 2.x"
392 help
393 This covers versions 2.0 and 2.1. See here for details:
394 https://github.com/IntelFsp/fsp/wiki
395
396endchoice
397
Simon Glass8ce24cd2015-01-27 22:13:41 -0700398config FSP_FILE
399 string "Firmware Support Package binary filename"
400 depends on HAVE_FSP
401 default "fsp.bin"
402 help
403 The filename of the file to use as Firmware Support Package binary
404 in the board directory.
405
406config FSP_ADDR
407 hex "Firmware Support Package binary location"
408 depends on HAVE_FSP
409 default 0xfffc0000
410 help
411 FSP is not Position Independent Code (PIC) and the whole FSP has to
412 be rebased if it is placed at a location which is different from the
413 perferred base address specified during the FSP build. Use Intel's
414 Binary Configuration Tool (BCT) to do the rebase.
415
416 The default base address of 0xfffc0000 indicates that the binary must
417 be located at offset 0xc0000 from the beginning of a 1MB flash device.
418
419config FSP_TEMP_RAM_ADDR
420 hex
Bin Mengd04e30b2015-06-01 21:07:23 +0800421 depends on HAVE_FSP
Simon Glass8ce24cd2015-01-27 22:13:41 -0700422 default 0x2000000
423 help
Bin Meng48aa6c22015-08-20 06:40:20 -0700424 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass8ce24cd2015-01-27 22:13:41 -0700425 CAR is disabled.
426
Bin Meng57b10f52015-08-20 06:40:19 -0700427config FSP_SYS_MALLOC_F_LEN
428 hex
429 depends on HAVE_FSP
430 default 0x100000
431 help
432 Additional size of malloc() pool before relocation.
433
Bin Meng3340f2c2015-12-10 22:03:01 -0800434config FSP_USE_UPD
435 bool
436 depends on HAVE_FSP
437 default y
438 help
439 Most FSPs use UPD data region for some FSP customization. But there
440 are still some FSPs that might not even have UPD. For such FSPs,
441 override this to n in their platform Kconfig files.
442
Bin Mengdc5be502016-02-17 00:16:23 -0800443config FSP_BROKEN_HOB
444 bool
445 depends on HAVE_FSP
446 help
447 Indicate some buggy FSPs that does not report memory used by FSP
448 itself as reserved in the resource descriptor HOB. Select this to
449 tell U-Boot to do some additional work to ensure U-Boot relocation
450 do not overwrite the important boot service data which is used by
451 FSP, otherwise the subsequent call to fsp_notify() will fail.
452
Bin Menge2d76e92015-10-11 21:37:35 -0700453config ENABLE_MRC_CACHE
454 bool "Enable MRC cache"
455 depends on !EFI && !SYS_COREBOOT
456 help
457 Enable this feature to cause MRC data to be cached in NV storage
458 to be used for speeding up boot time on future reboots and/or
459 power cycles.
460
Bin Meng5c60a3a2016-05-22 01:45:27 -0700461 For platforms that use Intel FSP for the memory initialization,
462 please check FSP output HOB via U-Boot command 'fsp hob' to see
Simon Glass83311882019-09-25 08:00:11 -0600463 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp1/fsp_hob.h).
Vagrant Cascadian048a92e2019-05-03 14:28:37 -0800464 If such GUID does not exist, MRC cache is not available on such
Bin Meng5c60a3a2016-05-22 01:45:27 -0700465 platform (eg: Intel Queensbay), which means selecting this option
466 here does not make any difference.
467
Simon Glassf7d35bc2016-03-11 22:07:08 -0700468config HAVE_MRC
469 bool "Add a System Agent binary"
470 depends on !HAVE_FSP
471 help
472 Select this option to add a System Agent binary to
473 the resulting U-Boot image. MRC stands for Memory Reference Code.
474 It is a binary blob which U-Boot uses to set up SDRAM.
475
476 Note: Without this binary U-Boot will not be able to set up its
477 SDRAM so will not boot.
478
479config CACHE_MRC_BIN
480 bool
481 depends on HAVE_MRC
482 default n
483 help
484 Enable caching for the memory reference code binary. This uses an
485 MTRR (memory type range register) to turn on caching for the section
486 of SPI flash that contains the memory reference code. This makes
487 SDRAM init run faster.
488
489config CACHE_MRC_SIZE_KB
490 int
491 depends on HAVE_MRC
492 default 512
493 help
494 Sets the size of the cached area for the memory reference code.
495 This ends at the end of SPI flash (address 0xffffffff) and is
496 measured in KB. Typically this is set to 512, providing for 0.5MB
497 of cached space.
498
499config DCACHE_RAM_BASE
500 hex
501 depends on HAVE_MRC
502 help
503 Sets the base of the data cache area in memory space. This is the
504 start address of the cache-as-RAM (CAR) area and the address varies
505 depending on the CPU. Once CAR is set up, read/write memory becomes
506 available at this address and can be used temporarily until SDRAM
507 is working.
508
509config DCACHE_RAM_SIZE
510 hex
511 depends on HAVE_MRC
512 default 0x40000
513 help
514 Sets the total size of the data cache area in memory space. This
515 sets the size of the cache-as-RAM (CAR) area. Note that much of the
516 CAR space is required by the MRC. The CAR space available to U-Boot
517 is normally at the start and typically extends to 1/4 or 1/2 of the
518 available size.
519
520config DCACHE_RAM_MRC_VAR_SIZE
521 hex
522 depends on HAVE_MRC
523 help
524 This is the amount of CAR (Cache as RAM) reserved for use by the
525 memory reference code. This depends on the implementation of the
526 memory reference code and must be set correctly or the board will
527 not boot.
528
Simon Glass0adf8d32016-03-11 22:07:16 -0700529config HAVE_REFCODE
530 bool "Add a Reference Code binary"
531 help
532 Select this option to add a Reference Code binary to the resulting
533 U-Boot image. This is an Intel binary blob that handles system
534 initialisation, in this case the PCH and System Agent.
535
536 Note: Without this binary (on platforms that need it such as
537 broadwell) U-Boot will be missing some critical setup steps.
538 Various peripherals may fail to work.
539
Simon Glass45b5a372015-04-29 22:25:59 -0600540config SMP
541 bool "Enable Symmetric Multiprocessing"
542 default n
543 help
544 Enable use of more than one CPU in U-Boot and the Operating System
545 when loaded. Each CPU will be started up and information can be
546 obtained using the 'cpu' command. If this option is disabled, then
547 only one CPU will be enabled regardless of the number of CPUs
548 available.
549
Bin Meng4c713222015-06-12 14:52:23 +0800550config MAX_CPUS
551 int "Maximum number of CPUs permitted"
552 depends on SMP
553 default 4
554 help
555 When using multi-CPU chips it is possible for U-Boot to start up
556 more than one CPU. The stack memory used by all of these CPUs is
557 pre-allocated so at present U-Boot wants to know the maximum
558 number of CPUs that may be present. Set this to at least as high
559 as the number of CPUs in your system (it uses about 4KB of RAM for
560 each CPU).
561
Simon Glass45b5a372015-04-29 22:25:59 -0600562config AP_STACK_SIZE
563 hex
Bin Meng063374d2015-06-12 14:52:22 +0800564 depends on SMP
Simon Glass45b5a372015-04-29 22:25:59 -0600565 default 0x1000
566 help
567 Each additional CPU started by U-Boot requires its own stack. This
568 option sets the stack size used by each CPU and directly affects
569 the memory used by this initialisation process. Typically 4KB is
570 enough space.
571
Bin Meng2ddb1a12017-08-17 01:10:42 -0700572config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
573 bool
574 help
575 This option indicates that the turbo mode setting is not package
576 scoped. i.e. turbo_enable() needs to be called on not just the
577 bootstrap processor (BSP).
578
Bin Meng786a08e2015-07-06 16:31:33 +0800579config HAVE_VGA_BIOS
580 bool "Add a VGA BIOS image"
581 help
582 Select this option if you have a VGA BIOS image that you would
583 like to add to your ROM.
584
585config VGA_BIOS_FILE
586 string "VGA BIOS image filename"
587 depends on HAVE_VGA_BIOS
588 default "vga.bin"
589 help
590 The filename of the VGA BIOS image in the board directory.
591
592config VGA_BIOS_ADDR
593 hex "VGA BIOS image location"
594 depends on HAVE_VGA_BIOS
595 default 0xfff90000
596 help
597 The location of VGA BIOS image in the SPI flash. For example, base
598 address of 0xfff90000 indicates that the image will be put at offset
599 0x90000 from the beginning of a 1MB flash device.
600
Bin Mengae3ca122017-08-15 22:41:53 -0700601config HAVE_VBT
602 bool "Add a Video BIOS Table (VBT) image"
603 depends on HAVE_FSP
604 help
605 Select this option if you have a Video BIOS Table (VBT) image that
606 you would like to add to your ROM. This is normally required if you
607 are using an Intel FSP firmware that is complaint with spec 1.1 or
608 later to initialize the integrated graphics device (IGD).
609
610 Video BIOS Table, or VBT, provides platform and board specific
611 configuration information to the driver that is not discoverable
612 or available through other means. By other means the most used
613 method here is to read EDID table from the attached monitor, over
614 Display Data Channel (DDC) using two pin I2C serial interface. VBT
615 configuration is related to display hardware and is available via
616 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
617
618config VBT_FILE
619 string "Video BIOS Table (VBT) image filename"
620 depends on HAVE_VBT
621 default "vbt.bin"
622 help
623 The filename of the file to use as Video BIOS Table (VBT) image
624 in the board directory.
625
626config VBT_ADDR
627 hex "Video BIOS Table (VBT) image location"
628 depends on HAVE_VBT
629 default 0xfff90000
630 help
631 The location of Video BIOS Table (VBT) image in the SPI flash. For
632 example, base address of 0xfff90000 indicates that the image will
633 be put at offset 0x90000 from the beginning of a 1MB flash device.
634
Bin Meng5df91f12017-08-15 22:41:56 -0700635config VIDEO_FSP
636 bool "Enable FSP framebuffer driver support"
637 depends on HAVE_VBT && DM_VIDEO
638 help
639 Turn on this option to enable a framebuffer driver when U-Boot is
640 using Video BIOS Table (VBT) image for FSP firmware to initialize
641 the integrated graphics device.
642
Andy Shevchenkoc3df28f2017-07-28 20:02:15 +0300643config ROM_TABLE_ADDR
644 hex
645 default 0xf0000
646 help
647 All x86 tables happen to like the address range from 0x0f0000
648 to 0x100000. We use 0xf0000 as the starting address to store
649 those tables, including PIRQ routing table, Multi-Processor
650 table and ACPI table.
651
652config ROM_TABLE_SIZE
653 hex
654 default 0x10000
655
Bin Mengb5b6b012015-04-24 18:10:05 +0800656menu "System tables"
Bin Meng8744bef2015-08-13 00:29:13 -0700657 depends on !EFI && !SYS_COREBOOT
Bin Mengb5b6b012015-04-24 18:10:05 +0800658
659config GENERATE_PIRQ_TABLE
660 bool "Generate a PIRQ table"
661 default n
662 help
663 Generate a PIRQ routing table for this board. The PIRQ routing table
664 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
665 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
666 It specifies the interrupt router information as well how all the PCI
667 devices' interrupt pins are wired to PIRQs.
668
Simon Glass6388e352015-04-28 20:25:10 -0600669config GENERATE_SFI_TABLE
670 bool "Generate a SFI (Simple Firmware Interface) table"
671 help
672 The Simple Firmware Interface (SFI) provides a lightweight method
673 for platform firmware to pass information to the operating system
674 via static tables in memory. Kernel SFI support is required to
675 boot on SFI-only platforms. If you have ACPI tables then these are
676 used instead.
677
678 U-Boot writes this table in write_sfi_table() just before booting
679 the OS.
680
681 For more information, see http://simplefirmware.org
682
Bin Meng07545d82015-06-23 12:18:52 +0800683config GENERATE_MP_TABLE
684 bool "Generate an MP (Multi-Processor) table"
685 default n
686 help
687 Generate an MP (Multi-Processor) table for this board. The MP table
688 provides a way for the operating system to support for symmetric
689 multiprocessing as well as symmetric I/O interrupt handling with
690 the local APIC and I/O APIC.
691
Saket Sinha867bcb62015-08-22 12:20:55 +0530692config GENERATE_ACPI_TABLE
693 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
694 default n
Miao Yanfcf5c042016-05-22 19:37:14 -0700695 select QFW if QEMU
Saket Sinha867bcb62015-08-22 12:20:55 +0530696 help
697 The Advanced Configuration and Power Interface (ACPI) specification
698 provides an open standard for device configuration and management
699 by the operating system. It defines platform-independent interfaces
700 for configuration and power management monitoring.
701
Bin Mengb5b6b012015-04-24 18:10:05 +0800702endmenu
703
Bin Meng4372c112017-04-21 07:24:28 -0700704config HAVE_ACPI_RESUME
705 bool "Enable ACPI S3 resume"
Bin Mengaa9c5952017-10-18 18:20:55 -0700706 select ENABLE_MRC_CACHE
Bin Meng4372c112017-04-21 07:24:28 -0700707 help
708 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
709 state where all system context is lost except system memory. U-Boot
710 is responsible for restoring the machine state as it was before sleep.
711 It needs restore the memory controller, without overwriting memory
712 which is not marked as reserved. For the peripherals which lose their
713 registers, U-Boot needs to write the original value. When everything
714 is done, U-Boot needs to find out the wakeup vector provided by OSes
715 and jump there.
716
Bin Meng68769eb2017-04-21 07:24:46 -0700717config S3_VGA_ROM_RUN
718 bool "Re-run VGA option ROMs on S3 resume"
719 depends on HAVE_ACPI_RESUME
Bin Meng68769eb2017-04-21 07:24:46 -0700720 help
721 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
722 this is needed when graphics console is being used in the kernel.
723
724 Turning it off can reduce some resume time, but be aware that your
725 graphics console won't work without VGA options ROMs. Set it to N
726 if your kernel is only on a serial console.
727
Bin Meng7d0d2ef2017-04-21 07:24:34 -0700728config STACK_SIZE
729 hex
730 depends on HAVE_ACPI_RESUME
731 default 0x1000
732 help
733 Estimated U-Boot's runtime stack size that needs to be reserved
734 during an ACPI S3 resume.
735
Bin Mengb5b6b012015-04-24 18:10:05 +0800736config MAX_PIRQ_LINKS
737 int
738 default 8
739 help
740 This variable specifies the number of PIRQ interrupt links which are
741 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
742 Some newer chipsets offer more than four links, commonly up to PIRQH.
743
744config IRQ_SLOT_COUNT
745 int
746 default 128
747 help
748 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
749 which in turns forms a table of exact 4KiB. The default value 128
750 should be enough for most boards. If this does not fit your board,
751 change it according to your needs.
752
Simon Glass2d934e52015-01-27 22:13:33 -0700753config PCIE_ECAM_BASE
754 hex
Bin Mengba877ef2015-02-02 21:25:09 +0800755 default 0xe0000000
Simon Glass2d934e52015-01-27 22:13:33 -0700756 help
757 This is the memory-mapped address of PCI configuration space, which
758 is only available through the Enhanced Configuration Access
759 Mechanism (ECAM) with PCI Express. It can be set up almost
760 anywhere. Before it is set up, it is possible to access PCI
761 configuration space through I/O access, but memory access is more
762 convenient. Using this, PCI can be scanned and configured. This
763 should be set to a region that does not conflict with memory
764 assigned to PCI devices - i.e. the memory and prefetch regions, as
765 passed to pci_set_region().
766
Bin Meng1ed66482015-07-22 01:21:15 -0700767config PCIE_ECAM_SIZE
768 hex
769 default 0x10000000
770 help
771 This is the size of memory-mapped address of PCI configuration space,
772 which is only available through the Enhanced Configuration Access
773 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
774 so a default 0x10000000 size covers all of the 256 buses which is the
775 maximum number of PCI buses as defined by the PCI specification.
776
Bin Meng1eb39a52015-10-22 19:13:31 -0700777config I8259_PIC
Bin Meng2677a152018-11-29 19:57:22 -0800778 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng1eb39a52015-10-22 19:13:31 -0700779 default y
780 help
781 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
782 slave) interrupt controllers. Include this to have U-Boot set up
783 the interrupt correctly.
784
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100785config APIC
Bin Meng2677a152018-11-29 19:57:22 -0800786 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100787 default y
788 help
789 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
790 for catching interrupts and distributing them to one or more CPU
791 cores. In most cases there are some LAPICs (local) for each core and
792 one I/O APIC. This conjunction is found on most modern x86 systems.
793
Bin Mengfcfc8a82018-06-10 06:25:01 -0700794config PINCTRL_ICH6
795 bool
796 help
797 Intel ICH6 compatible chipset pinctrl driver. It needs to work
798 together with the ICH6 compatible gpio driver.
799
Bin Meng1eb39a52015-10-22 19:13:31 -0700800config I8254_TIMER
801 bool
802 default y
803 help
804 Intel 8254 timer contains three counters which have fixed uses.
805 Include this to have U-Boot set up the timer correctly.
806
Bin Meng3cf23712016-02-28 23:54:50 -0800807config SEABIOS
808 bool "Support booting SeaBIOS"
809 help
810 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
811 It can run in an emulator or natively on X86 hardware with the use
812 of coreboot/U-Boot. By turning on this option, U-Boot prepares
813 all the configuration tables that are necessary to boot SeaBIOS.
814
815 Check http://www.seabios.org/SeaBIOS for details.
816
Bin Meng789b6dc2016-05-11 07:44:59 -0700817config HIGH_TABLE_SIZE
818 hex "Size of configuration tables which reside in high memory"
819 default 0x10000
820 depends on SEABIOS
821 help
822 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
823 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
824 puts a copy of configuration tables in high memory region which
825 is reserved on the stack before relocation. The region size is
826 determined by this option.
827
828 Increse it if the default size does not fit the board's needs.
829 This is most likely due to a large ACPI DSDT table is used.
830
Masahiro Yamadadd840582014-07-30 14:08:14 +0900831endmenu