blob: a4b3492b7647476efed69104818369e1b5f3b34a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Amit Singh Tomara29710c2016-07-06 17:59:44 +05302/*
3 * (C) Copyright 2016
4 * Author: Amit Singh Tomar, amittomer25@gmail.com
5 *
Amit Singh Tomara29710c2016-07-06 17:59:44 +05306 * Ethernet driver for H3/A64/A83T based SoC's
7 *
8 * It is derived from the work done by
9 * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
10 *
11*/
12
Simon Glass1eb69ae2019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Simon Glass90526e92020-05-10 11:39:56 -060015#include <asm/cache.h>
Simon Glass401d1c42020-10-30 21:38:53 -060016#include <asm/global_data.h>
Samuel Holland42508462021-09-11 16:50:47 -050017#include <asm/gpio.h>
Amit Singh Tomara29710c2016-07-06 17:59:44 +053018#include <asm/io.h>
19#include <asm/arch/clock.h>
Amit Singh Tomara29710c2016-07-06 17:59:44 +053020#include <common.h>
Jagan Tekid3a2c052019-02-28 00:26:58 +053021#include <clk.h>
Amit Singh Tomara29710c2016-07-06 17:59:44 +053022#include <dm.h>
23#include <fdt_support.h>
Simon Glass336d4612020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060025#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060026#include <linux/delay.h>
Amit Singh Tomara29710c2016-07-06 17:59:44 +053027#include <linux/err.h>
28#include <malloc.h>
29#include <miiphy.h>
30#include <net.h>
Jagan Tekid3a2c052019-02-28 00:26:58 +053031#include <reset.h>
Andre Przywaraf20f9462020-07-06 01:40:34 +010032#include <wait_bit.h>
Amit Singh Tomara29710c2016-07-06 17:59:44 +053033
Amit Singh Tomara29710c2016-07-06 17:59:44 +053034#define MDIO_CMD_MII_BUSY BIT(0)
35#define MDIO_CMD_MII_WRITE BIT(1)
36
37#define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
38#define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
39#define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
40#define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
Andre Przywara4f0278d2020-07-06 01:40:45 +010041#define MDIO_CMD_MII_CLK_CSR_DIV_16 0x0
42#define MDIO_CMD_MII_CLK_CSR_DIV_32 0x1
43#define MDIO_CMD_MII_CLK_CSR_DIV_64 0x2
44#define MDIO_CMD_MII_CLK_CSR_DIV_128 0x3
45#define MDIO_CMD_MII_CLK_CSR_SHIFT 20
Amit Singh Tomara29710c2016-07-06 17:59:44 +053046
47#define CONFIG_TX_DESCR_NUM 32
48#define CONFIG_RX_DESCR_NUM 32
Hans de Goede40694372016-07-27 17:31:17 +020049#define CONFIG_ETH_BUFSIZE 2048 /* Note must be dma aligned */
50
51/*
52 * The datasheet says that each descriptor can transfers up to 4096 bytes
53 * But later, the register documentation reduces that value to 2048,
54 * using 2048 cause strange behaviours and even BSP driver use 2047
55 */
56#define CONFIG_ETH_RXSIZE 2044 /* Note must fit in ETH_BUFSIZE */
Amit Singh Tomara29710c2016-07-06 17:59:44 +053057
58#define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
59#define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
60
61#define H3_EPHY_DEFAULT_VALUE 0x58000
62#define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
63#define H3_EPHY_ADDR_SHIFT 20
64#define REG_PHY_ADDR_MASK GENMASK(4, 0)
65#define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
66#define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
67#define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
68
69#define SC_RMII_EN BIT(13)
70#define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
71#define SC_ETCS_MASK GENMASK(1, 0)
72#define SC_ETCS_EXT_GMII 0x1
73#define SC_ETCS_INT_GMII 0x2
Icenowy Zheng9b16ede2018-11-23 00:37:48 +010074#define SC_ETXDC_MASK GENMASK(12, 10)
75#define SC_ETXDC_OFFSET 10
76#define SC_ERXDC_MASK GENMASK(9, 5)
77#define SC_ERXDC_OFFSET 5
Amit Singh Tomara29710c2016-07-06 17:59:44 +053078
79#define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
80
81#define AHB_GATE_OFFSET_EPHY 0
82
Amit Singh Tomara29710c2016-07-06 17:59:44 +053083/* H3/A64 EMAC Register's offset */
84#define EMAC_CTL0 0x00
Andre Przywara4fe86412020-07-06 01:40:36 +010085#define EMAC_CTL0_FULL_DUPLEX BIT(0)
86#define EMAC_CTL0_SPEED_MASK GENMASK(3, 2)
87#define EMAC_CTL0_SPEED_10 (0x2 << 2)
88#define EMAC_CTL0_SPEED_100 (0x3 << 2)
89#define EMAC_CTL0_SPEED_1000 (0x0 << 2)
Amit Singh Tomara29710c2016-07-06 17:59:44 +053090#define EMAC_CTL1 0x04
Andre Przywara4fe86412020-07-06 01:40:36 +010091#define EMAC_CTL1_SOFT_RST BIT(0)
92#define EMAC_CTL1_BURST_LEN_SHIFT 24
Amit Singh Tomara29710c2016-07-06 17:59:44 +053093#define EMAC_INT_STA 0x08
94#define EMAC_INT_EN 0x0c
95#define EMAC_TX_CTL0 0x10
Andre Przywara4fe86412020-07-06 01:40:36 +010096#define EMAC_TX_CTL0_TX_EN BIT(31)
Amit Singh Tomara29710c2016-07-06 17:59:44 +053097#define EMAC_TX_CTL1 0x14
Andre Przywara4fe86412020-07-06 01:40:36 +010098#define EMAC_TX_CTL1_TX_MD BIT(1)
99#define EMAC_TX_CTL1_TX_DMA_EN BIT(30)
100#define EMAC_TX_CTL1_TX_DMA_START BIT(31)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530101#define EMAC_TX_FLOW_CTL 0x1c
102#define EMAC_TX_DMA_DESC 0x20
103#define EMAC_RX_CTL0 0x24
Andre Przywara4fe86412020-07-06 01:40:36 +0100104#define EMAC_RX_CTL0_RX_EN BIT(31)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530105#define EMAC_RX_CTL1 0x28
Andre Przywara4fe86412020-07-06 01:40:36 +0100106#define EMAC_RX_CTL1_RX_MD BIT(1)
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100107#define EMAC_RX_CTL1_RX_RUNT_FRM BIT(2)
108#define EMAC_RX_CTL1_RX_ERR_FRM BIT(3)
Andre Przywara4fe86412020-07-06 01:40:36 +0100109#define EMAC_RX_CTL1_RX_DMA_EN BIT(30)
110#define EMAC_RX_CTL1_RX_DMA_START BIT(31)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530111#define EMAC_RX_DMA_DESC 0x34
112#define EMAC_MII_CMD 0x48
113#define EMAC_MII_DATA 0x4c
114#define EMAC_ADDR0_HIGH 0x50
115#define EMAC_ADDR0_LOW 0x54
116#define EMAC_TX_DMA_STA 0xb0
117#define EMAC_TX_CUR_DESC 0xb4
118#define EMAC_TX_CUR_BUF 0xb8
119#define EMAC_RX_DMA_STA 0xc0
120#define EMAC_RX_CUR_DESC 0xc4
121
Andre Przywara4fe86412020-07-06 01:40:36 +0100122#define EMAC_DESC_OWN_DMA BIT(31)
123#define EMAC_DESC_LAST_DESC BIT(30)
124#define EMAC_DESC_FIRST_DESC BIT(29)
125#define EMAC_DESC_CHAIN_SECOND BIT(24)
126
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100127#define EMAC_DESC_RX_ERROR_MASK 0x400068db
128
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530129DECLARE_GLOBAL_DATA_PTR;
130
131enum emac_variant {
132 A83T_EMAC = 1,
133 H3_EMAC,
134 A64_EMAC,
Lothar Feltene46d73f2018-07-13 10:45:28 +0200135 R40_GMAC,
Samuel Holland99ac8612020-05-07 18:10:51 -0500136 H6_EMAC,
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530137};
138
139struct emac_dma_desc {
140 u32 status;
Andre Przywara4fe86412020-07-06 01:40:36 +0100141 u32 ctl_size;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530142 u32 buf_addr;
143 u32 next;
144} __aligned(ARCH_DMA_MINALIGN);
145
146struct emac_eth_dev {
147 struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
148 struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
149 char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
150 char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
151
152 u32 interface;
153 u32 phyaddr;
154 u32 link;
155 u32 speed;
156 u32 duplex;
157 u32 phy_configured;
158 u32 tx_currdescnum;
159 u32 rx_currdescnum;
160 u32 addr;
161 u32 tx_slot;
162 bool use_internal_phy;
163
164 enum emac_variant variant;
165 void *mac_reg;
166 phys_addr_t sysctl_reg;
167 struct phy_device *phydev;
168 struct mii_dev *bus;
Jagan Tekid3a2c052019-02-28 00:26:58 +0530169 struct clk tx_clk;
Jagan Teki23484532019-02-28 00:27:00 +0530170 struct clk ephy_clk;
Jagan Tekid3a2c052019-02-28 00:26:58 +0530171 struct reset_ctl tx_rst;
Jagan Teki23484532019-02-28 00:27:00 +0530172 struct reset_ctl ephy_rst;
Simon Glassbcee8d62019-12-06 21:41:35 -0700173#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100174 struct gpio_desc reset_gpio;
175#endif
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530176};
177
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100178
179struct sun8i_eth_pdata {
180 struct eth_pdata eth_pdata;
181 u32 reset_delays[3];
Icenowy Zheng9b16ede2018-11-23 00:37:48 +0100182 int tx_delay_ps;
183 int rx_delay_ps;
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100184};
185
186
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530187static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
188{
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100189 struct udevice *dev = bus->priv;
190 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywaraf20f9462020-07-06 01:40:34 +0100191 u32 mii_cmd;
192 int ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530193
Andre Przywaraf20f9462020-07-06 01:40:34 +0100194 mii_cmd = (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530195 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
Andre Przywaraf20f9462020-07-06 01:40:34 +0100196 mii_cmd |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530197 MDIO_CMD_MII_PHY_ADDR_MASK;
198
Andre Przywara4f0278d2020-07-06 01:40:45 +0100199 /*
200 * The EMAC clock is either 200 or 300 MHz, so we need a divider
201 * of 128 to get the MDIO frequency below the required 2.5 MHz.
202 */
Heinrich Schuchardt02036d92021-06-03 07:52:41 +0000203 if (!priv->use_internal_phy)
204 mii_cmd |= MDIO_CMD_MII_CLK_CSR_DIV_128 <<
205 MDIO_CMD_MII_CLK_CSR_SHIFT;
Andre Przywara4f0278d2020-07-06 01:40:45 +0100206
Andre Przywaraf20f9462020-07-06 01:40:34 +0100207 mii_cmd |= MDIO_CMD_MII_BUSY;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530208
Andre Przywaraf20f9462020-07-06 01:40:34 +0100209 writel(mii_cmd, priv->mac_reg + EMAC_MII_CMD);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530210
Andre Przywaraf20f9462020-07-06 01:40:34 +0100211 ret = wait_for_bit_le32(priv->mac_reg + EMAC_MII_CMD,
212 MDIO_CMD_MII_BUSY, false,
213 CONFIG_MDIO_TIMEOUT, true);
214 if (ret < 0)
215 return ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530216
Andre Przywaraf20f9462020-07-06 01:40:34 +0100217 return readl(priv->mac_reg + EMAC_MII_DATA);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530218}
219
220static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
221 u16 val)
222{
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100223 struct udevice *dev = bus->priv;
224 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywaraf20f9462020-07-06 01:40:34 +0100225 u32 mii_cmd;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530226
Andre Przywaraf20f9462020-07-06 01:40:34 +0100227 mii_cmd = (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530228 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
Andre Przywaraf20f9462020-07-06 01:40:34 +0100229 mii_cmd |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530230 MDIO_CMD_MII_PHY_ADDR_MASK;
231
Andre Przywara4f0278d2020-07-06 01:40:45 +0100232 /*
233 * The EMAC clock is either 200 or 300 MHz, so we need a divider
234 * of 128 to get the MDIO frequency below the required 2.5 MHz.
235 */
Heinrich Schuchardt02036d92021-06-03 07:52:41 +0000236 if (!priv->use_internal_phy)
237 mii_cmd |= MDIO_CMD_MII_CLK_CSR_DIV_128 <<
238 MDIO_CMD_MII_CLK_CSR_SHIFT;
Andre Przywara4f0278d2020-07-06 01:40:45 +0100239
Andre Przywaraf20f9462020-07-06 01:40:34 +0100240 mii_cmd |= MDIO_CMD_MII_WRITE;
241 mii_cmd |= MDIO_CMD_MII_BUSY;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530242
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530243 writel(val, priv->mac_reg + EMAC_MII_DATA);
Andre Przywaraf20f9462020-07-06 01:40:34 +0100244 writel(mii_cmd, priv->mac_reg + EMAC_MII_CMD);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530245
Andre Przywaraf20f9462020-07-06 01:40:34 +0100246 return wait_for_bit_le32(priv->mac_reg + EMAC_MII_CMD,
247 MDIO_CMD_MII_BUSY, false,
248 CONFIG_MDIO_TIMEOUT, true);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530249}
250
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530251static int sun8i_eth_write_hwaddr(struct udevice *dev)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530252{
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530253 struct emac_eth_dev *priv = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700254 struct eth_pdata *pdata = dev_get_plat(dev);
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530255 uchar *mac_id = pdata->enetaddr;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530256 u32 macid_lo, macid_hi;
257
258 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
259 (mac_id[3] << 24);
260 macid_hi = mac_id[4] + (mac_id[5] << 8);
261
262 writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
263 writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
264
265 return 0;
266}
267
268static void sun8i_adjust_link(struct emac_eth_dev *priv,
269 struct phy_device *phydev)
270{
271 u32 v;
272
273 v = readl(priv->mac_reg + EMAC_CTL0);
274
275 if (phydev->duplex)
Andre Przywara4fe86412020-07-06 01:40:36 +0100276 v |= EMAC_CTL0_FULL_DUPLEX;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530277 else
Andre Przywara4fe86412020-07-06 01:40:36 +0100278 v &= ~EMAC_CTL0_FULL_DUPLEX;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530279
Andre Przywara4fe86412020-07-06 01:40:36 +0100280 v &= ~EMAC_CTL0_SPEED_MASK;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530281
282 switch (phydev->speed) {
283 case 1000:
Andre Przywara4fe86412020-07-06 01:40:36 +0100284 v |= EMAC_CTL0_SPEED_1000;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530285 break;
286 case 100:
Andre Przywara4fe86412020-07-06 01:40:36 +0100287 v |= EMAC_CTL0_SPEED_100;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530288 break;
289 case 10:
Andre Przywara4fe86412020-07-06 01:40:36 +0100290 v |= EMAC_CTL0_SPEED_10;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530291 break;
292 }
293 writel(v, priv->mac_reg + EMAC_CTL0);
294}
295
Andre Przywarab14e5202021-01-11 21:11:45 +0100296static u32 sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 reg)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530297{
298 if (priv->use_internal_phy) {
299 /* H3 based SoC's that has an Internal 100MBit PHY
300 * needs to be configured and powered up before use
301 */
Andre Przywarab14e5202021-01-11 21:11:45 +0100302 reg &= ~H3_EPHY_DEFAULT_MASK;
303 reg |= H3_EPHY_DEFAULT_VALUE;
304 reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
305 reg &= ~H3_EPHY_SHUTDOWN;
306 return reg | H3_EPHY_SELECT;
307 }
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530308
Andre Przywarab14e5202021-01-11 21:11:45 +0100309 /* This is to select External Gigabit PHY on those boards with
310 * an internal PHY. Does not hurt on other SoCs. Linux does
311 * it as well.
312 */
313 return reg & ~H3_EPHY_SELECT;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530314}
315
Icenowy Zheng9b16ede2018-11-23 00:37:48 +0100316static int sun8i_emac_set_syscon(struct sun8i_eth_pdata *pdata,
317 struct emac_eth_dev *priv)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530318{
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530319 u32 reg;
320
Jagan Teki695f6042019-02-28 00:26:51 +0530321 if (priv->variant == R40_GMAC) {
322 /* Select RGMII for R40 */
323 reg = readl(priv->sysctl_reg + 0x164);
Samuel Hollandabdbefb2020-05-07 18:10:50 -0500324 reg |= SC_ETCS_INT_GMII |
325 SC_EPIT |
326 (CONFIG_GMAC_TX_DELAY << SC_ETXDC_OFFSET);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530327
Jagan Teki695f6042019-02-28 00:26:51 +0530328 writel(reg, priv->sysctl_reg + 0x164);
Lothar Feltene46d73f2018-07-13 10:45:28 +0200329 return 0;
Jagan Teki695f6042019-02-28 00:26:51 +0530330 }
331
332 reg = readl(priv->sysctl_reg + 0x30);
Lothar Feltene46d73f2018-07-13 10:45:28 +0200333
Andre Przywarab14e5202021-01-11 21:11:45 +0100334 reg = sun8i_emac_set_syscon_ephy(priv, reg);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530335
336 reg &= ~(SC_ETCS_MASK | SC_EPIT);
Samuel Holland99ac8612020-05-07 18:10:51 -0500337 if (priv->variant == H3_EMAC ||
338 priv->variant == A64_EMAC ||
339 priv->variant == H6_EMAC)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530340 reg &= ~SC_RMII_EN;
341
342 switch (priv->interface) {
343 case PHY_INTERFACE_MODE_MII:
344 /* default */
345 break;
346 case PHY_INTERFACE_MODE_RGMII:
Andre Przywara219a5d52020-11-14 17:37:46 +0000347 case PHY_INTERFACE_MODE_RGMII_ID:
348 case PHY_INTERFACE_MODE_RGMII_RXID:
349 case PHY_INTERFACE_MODE_RGMII_TXID:
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530350 reg |= SC_EPIT | SC_ETCS_INT_GMII;
351 break;
352 case PHY_INTERFACE_MODE_RMII:
353 if (priv->variant == H3_EMAC ||
Samuel Holland99ac8612020-05-07 18:10:51 -0500354 priv->variant == A64_EMAC ||
355 priv->variant == H6_EMAC) {
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530356 reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
357 break;
358 }
359 /* RMII not supported on A83T */
360 default:
361 debug("%s: Invalid PHY interface\n", __func__);
362 return -EINVAL;
363 }
364
Icenowy Zheng9b16ede2018-11-23 00:37:48 +0100365 if (pdata->tx_delay_ps)
366 reg |= ((pdata->tx_delay_ps / 100) << SC_ETXDC_OFFSET)
367 & SC_ETXDC_MASK;
368
369 if (pdata->rx_delay_ps)
370 reg |= ((pdata->rx_delay_ps / 100) << SC_ERXDC_OFFSET)
371 & SC_ERXDC_MASK;
372
Andre Przywara12afd952018-04-04 01:31:16 +0100373 writel(reg, priv->sysctl_reg + 0x30);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530374
375 return 0;
376}
377
378static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
379{
380 struct phy_device *phydev;
381
382 phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
383 if (!phydev)
384 return -ENODEV;
385
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530386 priv->phydev = phydev;
387 phy_config(priv->phydev);
388
389 return 0;
390}
391
Andre Przywara8c274ec2020-07-06 01:40:40 +0100392#define cache_clean_descriptor(desc) \
Wolfgang Denk0cf207e2021-09-27 17:42:39 +0200393 flush_dcache_range((uintptr_t)(desc), \
Andre Przywara8c274ec2020-07-06 01:40:40 +0100394 (uintptr_t)(desc) + sizeof(struct emac_dma_desc))
395
396#define cache_inv_descriptor(desc) \
397 invalidate_dcache_range((uintptr_t)(desc), \
398 (uintptr_t)(desc) + sizeof(struct emac_dma_desc))
399
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530400static void rx_descs_init(struct emac_eth_dev *priv)
401{
402 struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
403 char *rxbuffs = &priv->rxbuffer[0];
404 struct emac_dma_desc *desc_p;
Andre Przywara09501ff2020-07-06 01:40:41 +0100405 int i;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530406
Andre Przywara69853122020-07-06 01:40:37 +0100407 /*
408 * Make sure we don't have dirty cache lines around, which could
409 * be cleaned to DRAM *after* the MAC has already written data to it.
410 */
411 invalidate_dcache_range((uintptr_t)desc_table_p,
412 (uintptr_t)desc_table_p + sizeof(priv->rx_chain));
413 invalidate_dcache_range((uintptr_t)rxbuffs,
414 (uintptr_t)rxbuffs + sizeof(priv->rxbuffer));
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530415
Andre Przywara09501ff2020-07-06 01:40:41 +0100416 for (i = 0; i < CONFIG_RX_DESCR_NUM; i++) {
417 desc_p = &desc_table_p[i];
418 desc_p->buf_addr = (uintptr_t)&rxbuffs[i * CONFIG_ETH_BUFSIZE];
419 desc_p->next = (uintptr_t)&desc_table_p[i + 1];
Andre Przywara69853122020-07-06 01:40:37 +0100420 desc_p->ctl_size = CONFIG_ETH_RXSIZE;
Andre Przywara4fe86412020-07-06 01:40:36 +0100421 desc_p->status = EMAC_DESC_OWN_DMA;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530422 }
423
424 /* Correcting the last pointer of the chain */
425 desc_p->next = (uintptr_t)&desc_table_p[0];
426
427 flush_dcache_range((uintptr_t)priv->rx_chain,
428 (uintptr_t)priv->rx_chain +
429 sizeof(priv->rx_chain));
430
431 writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
432 priv->rx_currdescnum = 0;
433}
434
435static void tx_descs_init(struct emac_eth_dev *priv)
436{
437 struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
438 char *txbuffs = &priv->txbuffer[0];
439 struct emac_dma_desc *desc_p;
Andre Przywara09501ff2020-07-06 01:40:41 +0100440 int i;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530441
Andre Przywara09501ff2020-07-06 01:40:41 +0100442 for (i = 0; i < CONFIG_TX_DESCR_NUM; i++) {
443 desc_p = &desc_table_p[i];
444 desc_p->buf_addr = (uintptr_t)&txbuffs[i * CONFIG_ETH_BUFSIZE];
445 desc_p->next = (uintptr_t)&desc_table_p[i + 1];
Andre Przywara4fe86412020-07-06 01:40:36 +0100446 desc_p->ctl_size = 0;
Andre Przywarac35380c2020-07-06 01:40:33 +0100447 desc_p->status = 0;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530448 }
449
450 /* Correcting the last pointer of the chain */
451 desc_p->next = (uintptr_t)&desc_table_p[0];
452
Andre Przywaraed909de2020-07-06 01:40:38 +0100453 /* Flush the first TX buffer descriptor we will tell the MAC about. */
Andre Przywara8c274ec2020-07-06 01:40:40 +0100454 cache_clean_descriptor(desc_table_p);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530455
456 writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
457 priv->tx_currdescnum = 0;
458}
459
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530460static int sun8i_emac_eth_start(struct udevice *dev)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530461{
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530462 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara2808cf62020-07-06 01:40:32 +0100463 int ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530464
Andre Przywara2c5600c2020-07-06 01:40:42 +0100465 /* Soft reset MAC */
466 writel(EMAC_CTL1_SOFT_RST, priv->mac_reg + EMAC_CTL1);
467 ret = wait_for_bit_le32(priv->mac_reg + EMAC_CTL1,
468 EMAC_CTL1_SOFT_RST, false, 10, true);
469 if (ret) {
470 printf("%s: Timeout\n", __func__);
471 return ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530472 }
473
474 /* Rewrite mac address after reset */
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530475 sun8i_eth_write_hwaddr(dev);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530476
Andre Przywara4fe86412020-07-06 01:40:36 +0100477 /* transmission starts after the full frame arrived in TX DMA FIFO */
478 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_MD);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530479
Andre Przywara4fe86412020-07-06 01:40:36 +0100480 /*
481 * RX DMA reads data from RX DMA FIFO to host memory after a
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530482 * complete frame has been written to RX DMA FIFO
483 */
Andre Przywara4fe86412020-07-06 01:40:36 +0100484 setbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_MD);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530485
Andre Przywara4fe86412020-07-06 01:40:36 +0100486 /* DMA burst length */
487 writel(8 << EMAC_CTL1_BURST_LEN_SHIFT, priv->mac_reg + EMAC_CTL1);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530488
489 /* Initialize rx/tx descriptors */
490 rx_descs_init(priv);
491 tx_descs_init(priv);
492
493 /* PHY Start Up */
Andre Przywara2808cf62020-07-06 01:40:32 +0100494 ret = phy_startup(priv->phydev);
495 if (ret)
496 return ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530497
498 sun8i_adjust_link(priv, priv->phydev);
499
Andre Przywara4fe86412020-07-06 01:40:36 +0100500 /* Start RX/TX DMA */
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100501 setbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_DMA_EN |
502 EMAC_RX_CTL1_RX_ERR_FRM | EMAC_RX_CTL1_RX_RUNT_FRM);
Andre Przywara4fe86412020-07-06 01:40:36 +0100503 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_EN);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530504
505 /* Enable RX/TX */
Andre Przywara4fe86412020-07-06 01:40:36 +0100506 setbits_le32(priv->mac_reg + EMAC_RX_CTL0, EMAC_RX_CTL0_RX_EN);
507 setbits_le32(priv->mac_reg + EMAC_TX_CTL0, EMAC_TX_CTL0_TX_EN);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530508
509 return 0;
510}
511
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530512static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530513{
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530514 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530515 u32 status, desc_num = priv->rx_currdescnum;
516 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100517 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
518 int length;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530519
520 /* Invalidate entire buffer descriptor */
Andre Przywara8c274ec2020-07-06 01:40:40 +0100521 cache_inv_descriptor(desc_p);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530522
523 status = desc_p->status;
524
525 /* Check for DMA own bit */
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100526 if (status & EMAC_DESC_OWN_DMA)
527 return -EAGAIN;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530528
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100529 length = (status >> 16) & 0x3fff;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530530
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100531 /* make sure we read from DRAM, not our cache */
532 invalidate_dcache_range(data_start,
533 data_start + roundup(length, ARCH_DMA_MINALIGN));
534
535 if (status & EMAC_DESC_RX_ERROR_MASK) {
536 debug("RX: packet error: 0x%x\n",
537 status & EMAC_DESC_RX_ERROR_MASK);
538 return 0;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530539 }
Andre Przywara7edcb4e2020-07-06 01:40:43 +0100540 if (length < 0x40) {
541 debug("RX: Bad Packet (runt)\n");
542 return 0;
543 }
544
545 if (length > CONFIG_ETH_RXSIZE) {
546 debug("RX: Too large packet (%d bytes)\n", length);
547 return 0;
548 }
549
550 *packetp = (uchar *)(ulong)desc_p->buf_addr;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530551
552 return length;
553}
554
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530555static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530556{
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530557 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywara4fe86412020-07-06 01:40:36 +0100558 u32 desc_num = priv->tx_currdescnum;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530559 struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530560 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
561 uintptr_t data_end = data_start +
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530562 roundup(length, ARCH_DMA_MINALIGN);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530563
Andre Przywara4fe86412020-07-06 01:40:36 +0100564 desc_p->ctl_size = length | EMAC_DESC_CHAIN_SECOND;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530565
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530566 memcpy((void *)data_start, packet, length);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530567
568 /* Flush data to be sent */
569 flush_dcache_range(data_start, data_end);
570
Andre Przywara4fe86412020-07-06 01:40:36 +0100571 /* frame begin and end */
572 desc_p->ctl_size |= EMAC_DESC_LAST_DESC | EMAC_DESC_FIRST_DESC;
573 desc_p->status = EMAC_DESC_OWN_DMA;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530574
Andre Przywara8c274ec2020-07-06 01:40:40 +0100575 /* make sure the MAC reads the actual data from DRAM */
576 cache_clean_descriptor(desc_p);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530577
578 /* Move to next Descriptor and wrap around */
579 if (++desc_num >= CONFIG_TX_DESCR_NUM)
580 desc_num = 0;
581 priv->tx_currdescnum = desc_num;
582
583 /* Start the DMA */
Andre Przywara4fe86412020-07-06 01:40:36 +0100584 setbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_START);
585
586 /*
587 * Since we copied the data above, we return here without waiting
588 * for the packet to be actually send out.
589 */
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530590
591 return 0;
592}
593
Sean Andersonef043692020-09-15 10:45:00 -0400594static int sun8i_emac_board_setup(struct udevice *dev,
595 struct emac_eth_dev *priv)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530596{
Jagan Tekid3a2c052019-02-28 00:26:58 +0530597 int ret;
598
599 ret = clk_enable(&priv->tx_clk);
600 if (ret) {
601 dev_err(dev, "failed to enable TX clock\n");
602 return ret;
603 }
604
605 if (reset_valid(&priv->tx_rst)) {
606 ret = reset_deassert(&priv->tx_rst);
607 if (ret) {
608 dev_err(dev, "failed to deassert TX reset\n");
609 goto err_tx_clk;
610 }
611 }
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530612
Jagan Teki23484532019-02-28 00:27:00 +0530613 /* Only H3/H5 have clock controls for internal EPHY */
614 if (clk_valid(&priv->ephy_clk)) {
615 ret = clk_enable(&priv->ephy_clk);
616 if (ret) {
617 dev_err(dev, "failed to enable EPHY TX clock\n");
618 return ret;
619 }
620 }
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530621
Jagan Teki23484532019-02-28 00:27:00 +0530622 if (reset_valid(&priv->ephy_rst)) {
623 ret = reset_deassert(&priv->ephy_rst);
624 if (ret) {
625 dev_err(dev, "failed to deassert EPHY TX clock\n");
626 return ret;
Lothar Feltenc6a21d62018-07-13 10:45:27 +0200627 }
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530628 }
629
Jagan Tekid3a2c052019-02-28 00:26:58 +0530630 return 0;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530631
Jagan Tekid3a2c052019-02-28 00:26:58 +0530632err_tx_clk:
633 clk_disable(&priv->tx_clk);
634 return ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530635}
636
Simon Glassbcee8d62019-12-06 21:41:35 -0700637#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100638static int sun8i_mdio_reset(struct mii_dev *bus)
639{
640 struct udevice *dev = bus->priv;
641 struct emac_eth_dev *priv = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700642 struct sun8i_eth_pdata *pdata = dev_get_plat(dev);
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100643 int ret;
644
645 if (!dm_gpio_is_valid(&priv->reset_gpio))
646 return 0;
647
648 /* reset the phy */
649 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
650 if (ret)
651 return ret;
652
653 udelay(pdata->reset_delays[0]);
654
655 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
656 if (ret)
657 return ret;
658
659 udelay(pdata->reset_delays[1]);
660
661 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
662 if (ret)
663 return ret;
664
665 udelay(pdata->reset_delays[2]);
666
667 return 0;
668}
669#endif
670
671static int sun8i_mdio_init(const char *name, struct udevice *priv)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530672{
673 struct mii_dev *bus = mdio_alloc();
674
675 if (!bus) {
676 debug("Failed to allocate MDIO bus\n");
677 return -ENOMEM;
678 }
679
680 bus->read = sun8i_mdio_read;
681 bus->write = sun8i_mdio_write;
682 snprintf(bus->name, sizeof(bus->name), name);
683 bus->priv = (void *)priv;
Simon Glassbcee8d62019-12-06 21:41:35 -0700684#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100685 bus->reset = sun8i_mdio_reset;
686#endif
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530687
688 return mdio_register(bus);
689}
690
Andre Przywaraa5b2a992020-10-21 23:21:42 +0530691static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
692 int length)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530693{
694 struct emac_eth_dev *priv = dev_get_priv(dev);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530695 u32 desc_num = priv->rx_currdescnum;
696 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530697
Andre Przywara8c274ec2020-07-06 01:40:40 +0100698 /* give the current descriptor back to the MAC */
Andre Przywara4fe86412020-07-06 01:40:36 +0100699 desc_p->status |= EMAC_DESC_OWN_DMA;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530700
701 /* Flush Status field of descriptor */
Andre Przywara8c274ec2020-07-06 01:40:40 +0100702 cache_clean_descriptor(desc_p);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530703
704 /* Move to next desc and wrap-around condition. */
705 if (++desc_num >= CONFIG_RX_DESCR_NUM)
706 desc_num = 0;
707 priv->rx_currdescnum = desc_num;
708
709 return 0;
710}
711
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530712static void sun8i_emac_eth_stop(struct udevice *dev)
713{
714 struct emac_eth_dev *priv = dev_get_priv(dev);
715
716 /* Stop Rx/Tx transmitter */
Andre Przywara4fe86412020-07-06 01:40:36 +0100717 clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, EMAC_RX_CTL0_RX_EN);
718 clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, EMAC_TX_CTL0_TX_EN);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530719
Andre Przywara4fe86412020-07-06 01:40:36 +0100720 /* Stop RX/TX DMA */
721 clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, EMAC_TX_CTL1_TX_DMA_EN);
722 clrbits_le32(priv->mac_reg + EMAC_RX_CTL1, EMAC_RX_CTL1_RX_DMA_EN);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530723
724 phy_shutdown(priv->phydev);
725}
726
727static int sun8i_emac_eth_probe(struct udevice *dev)
728{
Simon Glassc69cda22020-12-03 16:55:20 -0700729 struct sun8i_eth_pdata *sun8i_pdata = dev_get_plat(dev);
Icenowy Zheng9b16ede2018-11-23 00:37:48 +0100730 struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530731 struct emac_eth_dev *priv = dev_get_priv(dev);
Jagan Tekid3a2c052019-02-28 00:26:58 +0530732 int ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530733
734 priv->mac_reg = (void *)pdata->iobase;
735
Sean Andersonef043692020-09-15 10:45:00 -0400736 ret = sun8i_emac_board_setup(dev, priv);
Jagan Tekid3a2c052019-02-28 00:26:58 +0530737 if (ret)
738 return ret;
739
Icenowy Zheng9b16ede2018-11-23 00:37:48 +0100740 sun8i_emac_set_syscon(sun8i_pdata, priv);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530741
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100742 sun8i_mdio_init(dev->name, dev);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530743 priv->bus = miiphy_get_dev_by_name(dev->name);
744
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530745 return sun8i_phy_init(priv, dev);
746}
747
748static const struct eth_ops sun8i_emac_eth_ops = {
749 .start = sun8i_emac_eth_start,
750 .write_hwaddr = sun8i_eth_write_hwaddr,
751 .send = sun8i_emac_eth_send,
752 .recv = sun8i_emac_eth_recv,
753 .free_pkt = sun8i_eth_free_pkt,
754 .stop = sun8i_emac_eth_stop,
755};
756
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530757static int sun8i_handle_internal_phy(struct udevice *dev, struct emac_eth_dev *priv)
Jagan Teki23484532019-02-28 00:27:00 +0530758{
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530759 struct ofnode_phandle_args phandle;
760 int ret;
Emmanuel Vadotd53e5222019-07-19 22:26:38 +0200761
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530762 ret = ofnode_parse_phandle_with_args(dev_ofnode(dev), "phy-handle",
763 NULL, 0, 0, &phandle);
764 if (ret)
765 return ret;
Jagan Teki23484532019-02-28 00:27:00 +0530766
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530767 /* If the PHY node is not a child of the internal MDIO bus, we are
768 * using some external PHY.
769 */
770 if (!ofnode_device_is_compatible(ofnode_get_parent(phandle.node),
771 "allwinner,sun8i-h3-mdio-internal"))
Emmanuel Vadotd53e5222019-07-19 22:26:38 +0200772 return 0;
773
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530774 ret = clk_get_by_index_nodev(phandle.node, 0, &priv->ephy_clk);
Jagan Teki23484532019-02-28 00:27:00 +0530775 if (ret) {
776 dev_err(dev, "failed to get EPHY TX clock\n");
777 return ret;
778 }
779
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530780 ret = reset_get_by_index_nodev(phandle.node, 0, &priv->ephy_rst);
Jagan Teki23484532019-02-28 00:27:00 +0530781 if (ret) {
782 dev_err(dev, "failed to get EPHY TX reset\n");
783 return ret;
784 }
785
786 priv->use_internal_phy = true;
787
788 return 0;
789}
790
Simon Glassd1998a92020-12-03 16:55:21 -0700791static int sun8i_emac_eth_of_to_plat(struct udevice *dev)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530792{
Simon Glassc69cda22020-12-03 16:55:20 -0700793 struct sun8i_eth_pdata *sun8i_pdata = dev_get_plat(dev);
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100794 struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530795 struct emac_eth_dev *priv = dev_get_priv(dev);
Andre Przywaraecd0cec2018-04-04 01:31:20 +0100796 const fdt32_t *reg;
Simon Glasse160f7d2017-01-17 16:52:55 -0700797 int node = dev_of_offset(dev);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530798 int offset = 0;
Simon Glassbcee8d62019-12-06 21:41:35 -0700799#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100800 int reset_flags = GPIOD_IS_OUT;
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100801#endif
Jagan Tekid3a2c052019-02-28 00:26:58 +0530802 int ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530803
Masahiro Yamada25484932020-07-17 14:36:48 +0900804 pdata->iobase = dev_read_addr(dev);
Andre Przywara12afd952018-04-04 01:31:16 +0100805 if (pdata->iobase == FDT_ADDR_T_NONE) {
806 debug("%s: Cannot find MAC base address\n", __func__);
807 return -EINVAL;
808 }
809
Lothar Feltene46d73f2018-07-13 10:45:28 +0200810 priv->variant = dev_get_driver_data(dev);
811
812 if (!priv->variant) {
813 printf("%s: Missing variant\n", __func__);
Andre Przywaraecd0cec2018-04-04 01:31:20 +0100814 return -EINVAL;
Andre Przywara12afd952018-04-04 01:31:16 +0100815 }
Lothar Feltene46d73f2018-07-13 10:45:28 +0200816
Jagan Tekid3a2c052019-02-28 00:26:58 +0530817 ret = clk_get_by_name(dev, "stmmaceth", &priv->tx_clk);
818 if (ret) {
819 dev_err(dev, "failed to get TX clock\n");
820 return ret;
821 }
822
823 ret = reset_get_by_name(dev, "stmmaceth", &priv->tx_rst);
824 if (ret && ret != -ENOENT) {
825 dev_err(dev, "failed to get TX reset\n");
826 return ret;
827 }
828
Jagan Teki695f6042019-02-28 00:26:51 +0530829 offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "syscon");
830 if (offset < 0) {
831 debug("%s: cannot find syscon node\n", __func__);
832 return -EINVAL;
833 }
834
835 reg = fdt_getprop(gd->fdt_blob, offset, "reg", NULL);
836 if (!reg) {
837 debug("%s: cannot find reg property in syscon node\n",
838 __func__);
839 return -EINVAL;
840 }
841 priv->sysctl_reg = fdt_translate_address((void *)gd->fdt_blob,
842 offset, reg);
843 if (priv->sysctl_reg == FDT_ADDR_T_NONE) {
844 debug("%s: Cannot find syscon base address\n", __func__);
845 return -EINVAL;
Andre Przywara12afd952018-04-04 01:31:16 +0100846 }
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530847
848 pdata->phy_interface = -1;
849 priv->phyaddr = -1;
850 priv->use_internal_phy = false;
851
Andre Przywaraecd0cec2018-04-04 01:31:20 +0100852 offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "phy-handle");
Andre Przywara12afd952018-04-04 01:31:16 +0100853 if (offset < 0) {
854 debug("%s: Cannot find PHY address\n", __func__);
855 return -EINVAL;
856 }
857 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530858
Marek BehĂșn123ca112022-04-07 00:33:01 +0200859 pdata->phy_interface = dev_read_phy_mode(dev);
Samuel Holland62ee0432022-07-15 00:20:56 -0500860 debug("phy interface %d\n", pdata->phy_interface);
Marek BehĂșnffb0f6f2022-04-07 00:33:03 +0200861 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530862 return -EINVAL;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530863
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530864 if (priv->variant == H3_EMAC) {
Andre Przywara88ae8fb2020-10-21 23:27:32 +0530865 ret = sun8i_handle_internal_phy(dev, priv);
Jagan Teki23484532019-02-28 00:27:00 +0530866 if (ret)
867 return ret;
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530868 }
869
870 priv->interface = pdata->phy_interface;
871
Icenowy Zheng9b16ede2018-11-23 00:37:48 +0100872 sun8i_pdata->tx_delay_ps = fdtdec_get_int(gd->fdt_blob, node,
873 "allwinner,tx-delay-ps", 0);
874 if (sun8i_pdata->tx_delay_ps < 0 || sun8i_pdata->tx_delay_ps > 700)
875 printf("%s: Invalid TX delay value %d\n", __func__,
876 sun8i_pdata->tx_delay_ps);
877
878 sun8i_pdata->rx_delay_ps = fdtdec_get_int(gd->fdt_blob, node,
879 "allwinner,rx-delay-ps", 0);
880 if (sun8i_pdata->rx_delay_ps < 0 || sun8i_pdata->rx_delay_ps > 3100)
881 printf("%s: Invalid RX delay value %d\n", __func__,
882 sun8i_pdata->rx_delay_ps);
883
Simon Glassbcee8d62019-12-06 21:41:35 -0700884#if CONFIG_IS_ENABLED(DM_GPIO)
Simon Glassda409cc2017-05-17 17:18:09 -0600885 if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100886 "snps,reset-active-low"))
887 reset_flags |= GPIOD_ACTIVE_LOW;
888
889 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
890 &priv->reset_gpio, reset_flags);
891
892 if (ret == 0) {
Simon Glassda409cc2017-05-17 17:18:09 -0600893 ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
Philipp Tomsich4d555ae2017-02-22 19:46:41 +0100894 "snps,reset-delays-us",
895 sun8i_pdata->reset_delays, 3);
896 } else if (ret == -ENOENT) {
897 ret = 0;
898 }
899#endif
900
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530901 return 0;
902}
903
904static const struct udevice_id sun8i_emac_eth_ids[] = {
905 {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
906 {.compatible = "allwinner,sun50i-a64-emac",
907 .data = (uintptr_t)A64_EMAC },
908 {.compatible = "allwinner,sun8i-a83t-emac",
909 .data = (uintptr_t)A83T_EMAC },
Lothar Feltene46d73f2018-07-13 10:45:28 +0200910 {.compatible = "allwinner,sun8i-r40-gmac",
911 .data = (uintptr_t)R40_GMAC },
Samuel Holland99ac8612020-05-07 18:10:51 -0500912 {.compatible = "allwinner,sun50i-h6-emac",
913 .data = (uintptr_t)H6_EMAC },
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530914 { }
915};
916
917U_BOOT_DRIVER(eth_sun8i_emac) = {
918 .name = "eth_sun8i_emac",
919 .id = UCLASS_ETH,
920 .of_match = sun8i_emac_eth_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700921 .of_to_plat = sun8i_emac_eth_of_to_plat,
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530922 .probe = sun8i_emac_eth_probe,
923 .ops = &sun8i_emac_eth_ops,
Simon Glass41575d82020-12-03 16:55:17 -0700924 .priv_auto = sizeof(struct emac_eth_dev),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700925 .plat_auto = sizeof(struct sun8i_eth_pdata),
Amit Singh Tomara29710c2016-07-06 17:59:44 +0530926 .flags = DM_FLAG_ALLOC_PRIV_DMA,
927};