blob: 01a02fba63f47d8e992bc94ecb70cbfbc02fd9a4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming272cc702008-10-30 16:41:01 -05002/*
3 * Copyright 2008, Freescale Semiconductor, Inc
4 * Andy Fleming
5 *
6 * Based vaguely on the Linux code
Andy Fleming272cc702008-10-30 16:41:01 -05007 */
8
9#include <config.h>
10#include <common.h>
11#include <command.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060012#include <dm.h>
13#include <dm/device-internal.h>
Stephen Warrend4622df2014-05-23 12:47:06 -060014#include <errno.h>
Andy Fleming272cc702008-10-30 16:41:01 -050015#include <mmc.h>
16#include <part.h>
Peng Fan2051aef2016-10-11 15:08:43 +080017#include <power/regulator.h>
Andy Fleming272cc702008-10-30 16:41:01 -050018#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060019#include <memalign.h>
Andy Fleming272cc702008-10-30 16:41:01 -050020#include <linux/list.h>
Rabin Vincent9b1f9422009-04-05 13:30:54 +053021#include <div64.h>
Paul Burtonda61fa52013-09-09 15:30:26 +010022#include "mmc_private.h"
Andy Fleming272cc702008-10-30 16:41:01 -050023
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +020024static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +020025static int mmc_power_cycle(struct mmc *mmc);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +020026static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps);
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +020027
Marek Vasutb5b838f2016-12-01 02:06:33 +010028#if CONFIG_IS_ENABLED(MMC_TINY)
29static struct mmc mmc_static;
30struct mmc *find_mmc_device(int dev_num)
31{
32 return &mmc_static;
33}
34
35void mmc_do_preinit(void)
36{
37 struct mmc *m = &mmc_static;
38#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
39 mmc_set_preinit(m, 1);
40#endif
41 if (m->preinit)
42 mmc_start_init(m);
43}
44
45struct blk_desc *mmc_get_blk_desc(struct mmc *mmc)
46{
47 return &mmc->block_dev;
48}
49#endif
50
Simon Glasse7881d82017-07-29 11:35:31 -060051#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020052
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +010053#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020054static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout)
55{
56 return -ENOSYS;
57}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +010058#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020059
Jeroen Hofstee750121c2014-07-12 21:24:08 +020060__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000061{
62 return -1;
63}
64
65int mmc_getwp(struct mmc *mmc)
66{
67 int wp;
68
69 wp = board_mmc_getwp(mmc);
70
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000071 if (wp < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020072 if (mmc->cfg->ops->getwp)
73 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000074 else
75 wp = 0;
76 }
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000077
78 return wp;
79}
80
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +020081__weak int board_mmc_getcd(struct mmc *mmc)
82{
Stefano Babic11fdade2010-02-05 15:04:43 +010083 return -1;
84}
Simon Glass8ca51e52016-06-12 23:30:22 -060085#endif
Stefano Babic11fdade2010-02-05 15:04:43 +010086
Marek Vasut8635ff92012-03-15 18:41:35 +000087#ifdef CONFIG_MMC_TRACE
Simon Glassc0c76eb2016-06-12 23:30:20 -060088void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
89{
90 printf("CMD_SEND:%d\n", cmd->cmdidx);
91 printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
92}
93
94void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
95{
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +000096 int i;
97 u8 *ptr;
98
Bin Meng7863ce52016-03-17 21:53:14 -070099 if (ret) {
100 printf("\t\tRET\t\t\t %d\n", ret);
101 } else {
102 switch (cmd->resp_type) {
103 case MMC_RSP_NONE:
104 printf("\t\tMMC_RSP_NONE\n");
105 break;
106 case MMC_RSP_R1:
107 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
108 cmd->response[0]);
109 break;
110 case MMC_RSP_R1b:
111 printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
112 cmd->response[0]);
113 break;
114 case MMC_RSP_R2:
115 printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
116 cmd->response[0]);
117 printf("\t\t \t\t 0x%08X \n",
118 cmd->response[1]);
119 printf("\t\t \t\t 0x%08X \n",
120 cmd->response[2]);
121 printf("\t\t \t\t 0x%08X \n",
122 cmd->response[3]);
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000123 printf("\n");
Bin Meng7863ce52016-03-17 21:53:14 -0700124 printf("\t\t\t\t\tDUMPING DATA\n");
125 for (i = 0; i < 4; i++) {
126 int j;
127 printf("\t\t\t\t\t%03d - ", i*4);
128 ptr = (u8 *)&cmd->response[i];
129 ptr += 3;
130 for (j = 0; j < 4; j++)
131 printf("%02X ", *ptr--);
132 printf("\n");
133 }
134 break;
135 case MMC_RSP_R3:
136 printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
137 cmd->response[0]);
138 break;
139 default:
140 printf("\t\tERROR MMC rsp not supported\n");
141 break;
Bin Meng53e8e402016-03-17 21:53:13 -0700142 }
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000143 }
Simon Glassc0c76eb2016-06-12 23:30:20 -0600144}
145
146void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
147{
148 int status;
149
150 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
151 printf("CURR STATE:%d\n", status);
152}
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000153#endif
Simon Glassc0c76eb2016-06-12 23:30:20 -0600154
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200155#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
156const char *mmc_mode_name(enum bus_mode mode)
157{
158 static const char *const names[] = {
159 [MMC_LEGACY] = "MMC legacy",
160 [SD_LEGACY] = "SD Legacy",
161 [MMC_HS] = "MMC High Speed (26MHz)",
162 [SD_HS] = "SD High Speed (50MHz)",
163 [UHS_SDR12] = "UHS SDR12 (25MHz)",
164 [UHS_SDR25] = "UHS SDR25 (50MHz)",
165 [UHS_SDR50] = "UHS SDR50 (100MHz)",
166 [UHS_SDR104] = "UHS SDR104 (208MHz)",
167 [UHS_DDR50] = "UHS DDR50 (50MHz)",
168 [MMC_HS_52] = "MMC High Speed (52MHz)",
169 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
170 [MMC_HS_200] = "HS200 (200MHz)",
171 };
172
173 if (mode >= MMC_MODES_END)
174 return "Unknown mode";
175 else
176 return names[mode];
177}
178#endif
179
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200180static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
181{
182 static const int freqs[] = {
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900183 [MMC_LEGACY] = 25000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200184 [SD_LEGACY] = 25000000,
185 [MMC_HS] = 26000000,
186 [SD_HS] = 50000000,
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900187 [MMC_HS_52] = 52000000,
188 [MMC_DDR_52] = 52000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200189 [UHS_SDR12] = 25000000,
190 [UHS_SDR25] = 50000000,
191 [UHS_SDR50] = 100000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200192 [UHS_DDR50] = 50000000,
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100193 [UHS_SDR104] = 208000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200194 [MMC_HS_200] = 200000000,
195 };
196
197 if (mode == MMC_LEGACY)
198 return mmc->legacy_speed;
199 else if (mode >= MMC_MODES_END)
200 return 0;
201 else
202 return freqs[mode];
203}
204
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200205static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
206{
207 mmc->selected_mode = mode;
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200208 mmc->tran_speed = mmc_mode2freq(mmc, mode);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200209 mmc->ddr_mode = mmc_is_mode_ddr(mode);
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900210 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
211 mmc->tran_speed / 1000000);
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200212 return 0;
213}
214
Simon Glasse7881d82017-07-29 11:35:31 -0600215#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassc0c76eb2016-06-12 23:30:20 -0600216int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
217{
218 int ret;
219
220 mmmc_trace_before_send(mmc, cmd);
221 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
222 mmmc_trace_after_send(mmc, cmd, ret);
223
Marek Vasut8635ff92012-03-15 18:41:35 +0000224 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500225}
Simon Glass8ca51e52016-06-12 23:30:22 -0600226#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500227
Paul Burtonda61fa52013-09-09 15:30:26 +0100228int mmc_send_status(struct mmc *mmc, int timeout)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000229{
230 struct mmc_cmd cmd;
Jan Kloetzked617c422012-02-05 22:29:12 +0000231 int err, retries = 5;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000232
233 cmd.cmdidx = MMC_CMD_SEND_STATUS;
234 cmd.resp_type = MMC_RSP_R1;
Marek Vasutaaf3d412011-08-10 09:24:48 +0200235 if (!mmc_host_is_spi(mmc))
236 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000237
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500238 while (1) {
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000239 err = mmc_send_cmd(mmc, &cmd, NULL);
Jan Kloetzked617c422012-02-05 22:29:12 +0000240 if (!err) {
241 if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
242 (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
243 MMC_STATE_PRG)
244 break;
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +0200245
246 if (cmd.response[0] & MMC_STATUS_MASK) {
Paul Burton56196822013-09-04 16:12:25 +0100247#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100248 pr_err("Status Error: 0x%08X\n",
249 cmd.response[0]);
Paul Burton56196822013-09-04 16:12:25 +0100250#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900251 return -ECOMM;
Jan Kloetzked617c422012-02-05 22:29:12 +0000252 }
253 } else if (--retries < 0)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000254 return err;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000255
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500256 if (timeout-- <= 0)
257 break;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000258
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500259 udelay(1000);
260 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000261
Simon Glassc0c76eb2016-06-12 23:30:20 -0600262 mmc_trace_state(mmc, &cmd);
Jongman Heo5b0c9422012-06-03 21:32:13 +0000263 if (timeout <= 0) {
Paul Burton56196822013-09-04 16:12:25 +0100264#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100265 pr_err("Timeout waiting card ready\n");
Paul Burton56196822013-09-04 16:12:25 +0100266#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900267 return -ETIMEDOUT;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000268 }
269
270 return 0;
271}
272
Paul Burtonda61fa52013-09-09 15:30:26 +0100273int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Fleming272cc702008-10-30 16:41:01 -0500274{
275 struct mmc_cmd cmd;
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200276 int err;
Andy Fleming272cc702008-10-30 16:41:01 -0500277
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600278 if (mmc->ddr_mode)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900279 return 0;
280
Andy Fleming272cc702008-10-30 16:41:01 -0500281 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
282 cmd.resp_type = MMC_RSP_R1;
283 cmd.cmdarg = len;
Andy Fleming272cc702008-10-30 16:41:01 -0500284
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200285 err = mmc_send_cmd(mmc, &cmd, NULL);
286
287#ifdef CONFIG_MMC_QUIRKS
288 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
289 int retries = 4;
290 /*
291 * It has been seen that SET_BLOCKLEN may fail on the first
292 * attempt, let's try a few more time
293 */
294 do {
295 err = mmc_send_cmd(mmc, &cmd, NULL);
296 if (!err)
297 break;
298 } while (retries--);
299 }
300#endif
301
302 return err;
Andy Fleming272cc702008-10-30 16:41:01 -0500303}
304
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100305#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200306static const u8 tuning_blk_pattern_4bit[] = {
307 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
308 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
309 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
310 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
311 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
312 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
313 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
314 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
315};
316
317static const u8 tuning_blk_pattern_8bit[] = {
318 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
319 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
320 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
321 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
322 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
323 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
324 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
325 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
326 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
327 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
328 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
329 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
330 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
331 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
332 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
333 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
334};
335
336int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
337{
338 struct mmc_cmd cmd;
339 struct mmc_data data;
340 const u8 *tuning_block_pattern;
341 int size, err;
342
343 if (mmc->bus_width == 8) {
344 tuning_block_pattern = tuning_blk_pattern_8bit;
345 size = sizeof(tuning_blk_pattern_8bit);
346 } else if (mmc->bus_width == 4) {
347 tuning_block_pattern = tuning_blk_pattern_4bit;
348 size = sizeof(tuning_blk_pattern_4bit);
349 } else {
350 return -EINVAL;
351 }
352
353 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
354
355 cmd.cmdidx = opcode;
356 cmd.cmdarg = 0;
357 cmd.resp_type = MMC_RSP_R1;
358
359 data.dest = (void *)data_buf;
360 data.blocks = 1;
361 data.blocksize = size;
362 data.flags = MMC_DATA_READ;
363
364 err = mmc_send_cmd(mmc, &cmd, &data);
365 if (err)
366 return err;
367
368 if (memcmp(data_buf, tuning_block_pattern, size))
369 return -EIO;
370
371 return 0;
372}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100373#endif
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200374
Sascha Silbeff8fef52013-06-14 13:07:25 +0200375static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000376 lbaint_t blkcnt)
Andy Fleming272cc702008-10-30 16:41:01 -0500377{
378 struct mmc_cmd cmd;
379 struct mmc_data data;
380
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700381 if (blkcnt > 1)
382 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
383 else
384 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Fleming272cc702008-10-30 16:41:01 -0500385
386 if (mmc->high_capacity)
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700387 cmd.cmdarg = start;
Andy Fleming272cc702008-10-30 16:41:01 -0500388 else
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700389 cmd.cmdarg = start * mmc->read_bl_len;
Andy Fleming272cc702008-10-30 16:41:01 -0500390
391 cmd.resp_type = MMC_RSP_R1;
Andy Fleming272cc702008-10-30 16:41:01 -0500392
393 data.dest = dst;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700394 data.blocks = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500395 data.blocksize = mmc->read_bl_len;
396 data.flags = MMC_DATA_READ;
397
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700398 if (mmc_send_cmd(mmc, &cmd, &data))
399 return 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500400
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700401 if (blkcnt > 1) {
402 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
403 cmd.cmdarg = 0;
404 cmd.resp_type = MMC_RSP_R1b;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700405 if (mmc_send_cmd(mmc, &cmd, NULL)) {
Paul Burton56196822013-09-04 16:12:25 +0100406#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100407 pr_err("mmc fail to send stop cmd\n");
Paul Burton56196822013-09-04 16:12:25 +0100408#endif
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700409 return 0;
410 }
Andy Fleming272cc702008-10-30 16:41:01 -0500411 }
412
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700413 return blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500414}
415
Simon Glassc4d660d2017-07-04 13:31:19 -0600416#if CONFIG_IS_ENABLED(BLK)
Simon Glass7dba0b92016-06-12 23:30:15 -0600417ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600418#else
Simon Glass7dba0b92016-06-12 23:30:15 -0600419ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
420 void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600421#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500422{
Simon Glassc4d660d2017-07-04 13:31:19 -0600423#if CONFIG_IS_ENABLED(BLK)
Simon Glass33fb2112016-05-01 13:52:41 -0600424 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
425#endif
Simon Glassbcce53d2016-02-29 15:25:51 -0700426 int dev_num = block_dev->devnum;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700427 int err;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700428 lbaint_t cur, blocks_todo = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500429
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700430 if (blkcnt == 0)
431 return 0;
432
433 struct mmc *mmc = find_mmc_device(dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500434 if (!mmc)
435 return 0;
436
Marek Vasutb5b838f2016-12-01 02:06:33 +0100437 if (CONFIG_IS_ENABLED(MMC_TINY))
438 err = mmc_switch_part(mmc, block_dev->hwpart);
439 else
440 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
441
Stephen Warren873cc1d2015-12-07 11:38:49 -0700442 if (err < 0)
443 return 0;
444
Simon Glassc40fdca2016-05-01 13:52:35 -0600445 if ((start + blkcnt) > block_dev->lba) {
Paul Burton56196822013-09-04 16:12:25 +0100446#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100447 pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
448 start + blkcnt, block_dev->lba);
Paul Burton56196822013-09-04 16:12:25 +0100449#endif
Lei Wend2bf29e2010-09-13 22:07:27 +0800450 return 0;
451 }
Andy Fleming272cc702008-10-30 16:41:01 -0500452
Simon Glass11692992015-06-23 15:38:50 -0600453 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900454 pr_debug("%s: Failed to set blocklen\n", __func__);
Andy Fleming272cc702008-10-30 16:41:01 -0500455 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600456 }
Andy Fleming272cc702008-10-30 16:41:01 -0500457
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700458 do {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200459 cur = (blocks_todo > mmc->cfg->b_max) ?
460 mmc->cfg->b_max : blocks_todo;
Simon Glass11692992015-06-23 15:38:50 -0600461 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900462 pr_debug("%s: Failed to read blocks\n", __func__);
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700463 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600464 }
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700465 blocks_todo -= cur;
466 start += cur;
467 dst += cur * mmc->read_bl_len;
468 } while (blocks_todo > 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500469
470 return blkcnt;
471}
472
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000473static int mmc_go_idle(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500474{
475 struct mmc_cmd cmd;
476 int err;
477
478 udelay(1000);
479
480 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
481 cmd.cmdarg = 0;
482 cmd.resp_type = MMC_RSP_NONE;
Andy Fleming272cc702008-10-30 16:41:01 -0500483
484 err = mmc_send_cmd(mmc, &cmd, NULL);
485
486 if (err)
487 return err;
488
489 udelay(2000);
490
491 return 0;
492}
493
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100494#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200495static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
496{
497 struct mmc_cmd cmd;
498 int err = 0;
499
500 /*
501 * Send CMD11 only if the request is to switch the card to
502 * 1.8V signalling.
503 */
504 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
505 return mmc_set_signal_voltage(mmc, signal_voltage);
506
507 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
508 cmd.cmdarg = 0;
509 cmd.resp_type = MMC_RSP_R1;
510
511 err = mmc_send_cmd(mmc, &cmd, NULL);
512 if (err)
513 return err;
514
515 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
516 return -EIO;
517
518 /*
519 * The card should drive cmd and dat[0:3] low immediately
520 * after the response of cmd11, but wait 100 us to be sure
521 */
522 err = mmc_wait_dat0(mmc, 0, 100);
523 if (err == -ENOSYS)
524 udelay(100);
525 else if (err)
526 return -ETIMEDOUT;
527
528 /*
529 * During a signal voltage level switch, the clock must be gated
530 * for 5 ms according to the SD spec
531 */
532 mmc_set_clock(mmc, mmc->clock, true);
533
534 err = mmc_set_signal_voltage(mmc, signal_voltage);
535 if (err)
536 return err;
537
538 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
539 mdelay(10);
540 mmc_set_clock(mmc, mmc->clock, false);
541
542 /*
543 * Failure to switch is indicated by the card holding
544 * dat[0:3] low. Wait for at least 1 ms according to spec
545 */
546 err = mmc_wait_dat0(mmc, 1, 1000);
547 if (err == -ENOSYS)
548 udelay(1000);
549 else if (err)
550 return -ETIMEDOUT;
551
552 return 0;
553}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100554#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200555
556static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
Andy Fleming272cc702008-10-30 16:41:01 -0500557{
558 int timeout = 1000;
559 int err;
560 struct mmc_cmd cmd;
561
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500562 while (1) {
Andy Fleming272cc702008-10-30 16:41:01 -0500563 cmd.cmdidx = MMC_CMD_APP_CMD;
564 cmd.resp_type = MMC_RSP_R1;
565 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500566
567 err = mmc_send_cmd(mmc, &cmd, NULL);
568
569 if (err)
570 return err;
571
572 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
573 cmd.resp_type = MMC_RSP_R3;
Stefano Babic250de122010-01-20 18:20:39 +0100574
575 /*
576 * Most cards do not answer if some reserved bits
577 * in the ocr are set. However, Some controller
578 * can set bit 7 (reserved for low voltages), but
579 * how to manage low voltages SD card is not yet
580 * specified.
581 */
Thomas Choud52ebf12010-12-24 13:12:21 +0000582 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200583 (mmc->cfg->voltages & 0xff8000);
Andy Fleming272cc702008-10-30 16:41:01 -0500584
585 if (mmc->version == SD_VERSION_2)
586 cmd.cmdarg |= OCR_HCS;
587
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200588 if (uhs_en)
589 cmd.cmdarg |= OCR_S18R;
590
Andy Fleming272cc702008-10-30 16:41:01 -0500591 err = mmc_send_cmd(mmc, &cmd, NULL);
592
593 if (err)
594 return err;
595
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500596 if (cmd.response[0] & OCR_BUSY)
597 break;
Andy Fleming272cc702008-10-30 16:41:01 -0500598
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500599 if (timeout-- <= 0)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900600 return -EOPNOTSUPP;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500601
602 udelay(1000);
603 }
Andy Fleming272cc702008-10-30 16:41:01 -0500604
605 if (mmc->version != SD_VERSION_2)
606 mmc->version = SD_VERSION_1_0;
607
Thomas Choud52ebf12010-12-24 13:12:21 +0000608 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
609 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
610 cmd.resp_type = MMC_RSP_R3;
611 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000612
613 err = mmc_send_cmd(mmc, &cmd, NULL);
614
615 if (err)
616 return err;
617 }
618
Rabin Vincent998be3d2009-04-05 13:30:56 +0530619 mmc->ocr = cmd.response[0];
Andy Fleming272cc702008-10-30 16:41:01 -0500620
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100621#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200622 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
623 == 0x41000000) {
624 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
625 if (err)
626 return err;
627 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100628#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200629
Andy Fleming272cc702008-10-30 16:41:01 -0500630 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
631 mmc->rca = 0;
632
633 return 0;
634}
635
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500636static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Fleming272cc702008-10-30 16:41:01 -0500637{
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500638 struct mmc_cmd cmd;
Andy Fleming272cc702008-10-30 16:41:01 -0500639 int err;
640
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500641 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
642 cmd.resp_type = MMC_RSP_R3;
643 cmd.cmdarg = 0;
Rob Herring5a203972015-03-23 17:56:59 -0500644 if (use_arg && !mmc_host_is_spi(mmc))
645 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200646 (mmc->cfg->voltages &
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500647 (mmc->ocr & OCR_VOLTAGE_MASK)) |
648 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000649
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500650 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000651 if (err)
652 return err;
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500653 mmc->ocr = cmd.response[0];
Che-Liang Chioue9550442012-11-28 15:21:13 +0000654 return 0;
655}
656
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200657static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000658{
Che-Liang Chioue9550442012-11-28 15:21:13 +0000659 int err, i;
660
Andy Fleming272cc702008-10-30 16:41:01 -0500661 /* Some cards seem to need this */
662 mmc_go_idle(mmc);
663
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000664 /* Asking to the card its capabilities */
Che-Liang Chioue9550442012-11-28 15:21:13 +0000665 for (i = 0; i < 2; i++) {
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500666 err = mmc_send_op_cond_iter(mmc, i != 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500667 if (err)
668 return err;
669
Che-Liang Chioue9550442012-11-28 15:21:13 +0000670 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500671 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500672 break;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000673 }
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500674 mmc->op_cond_pending = 1;
675 return 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000676}
Andy Fleming272cc702008-10-30 16:41:01 -0500677
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200678static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000679{
680 struct mmc_cmd cmd;
681 int timeout = 1000;
682 uint start;
683 int err;
684
685 mmc->op_cond_pending = 0;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500686 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lud188b112016-08-02 15:33:18 +0800687 /* Some cards seem to need this */
688 mmc_go_idle(mmc);
689
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500690 start = get_timer(0);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500691 while (1) {
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500692 err = mmc_send_op_cond_iter(mmc, 1);
693 if (err)
694 return err;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500695 if (mmc->ocr & OCR_BUSY)
696 break;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500697 if (get_timer(start) > timeout)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900698 return -EOPNOTSUPP;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500699 udelay(100);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500700 }
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500701 }
Andy Fleming272cc702008-10-30 16:41:01 -0500702
Thomas Choud52ebf12010-12-24 13:12:21 +0000703 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
704 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
705 cmd.resp_type = MMC_RSP_R3;
706 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000707
708 err = mmc_send_cmd(mmc, &cmd, NULL);
709
710 if (err)
711 return err;
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500712
713 mmc->ocr = cmd.response[0];
Thomas Choud52ebf12010-12-24 13:12:21 +0000714 }
715
Andy Fleming272cc702008-10-30 16:41:01 -0500716 mmc->version = MMC_VERSION_UNKNOWN;
Andy Fleming272cc702008-10-30 16:41:01 -0500717
718 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrendef816a2014-01-30 16:11:12 -0700719 mmc->rca = 1;
Andy Fleming272cc702008-10-30 16:41:01 -0500720
721 return 0;
722}
723
724
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000725static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Fleming272cc702008-10-30 16:41:01 -0500726{
727 struct mmc_cmd cmd;
728 struct mmc_data data;
729 int err;
730
731 /* Get the Card Status Register */
732 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
733 cmd.resp_type = MMC_RSP_R1;
734 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500735
Yoshihiro Shimodacdfd1ac2012-06-07 19:09:11 +0000736 data.dest = (char *)ext_csd;
Andy Fleming272cc702008-10-30 16:41:01 -0500737 data.blocks = 1;
Simon Glass8bfa1952013-04-03 08:54:30 +0000738 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -0500739 data.flags = MMC_DATA_READ;
740
741 err = mmc_send_cmd(mmc, &cmd, &data);
742
743 return err;
744}
745
Simon Glassc40704f2016-06-12 23:30:18 -0600746int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
Andy Fleming272cc702008-10-30 16:41:01 -0500747{
748 struct mmc_cmd cmd;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000749 int timeout = 1000;
Maxime Riparda9003dc2016-11-04 16:18:08 +0100750 int retries = 3;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000751 int ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500752
753 cmd.cmdidx = MMC_CMD_SWITCH;
754 cmd.resp_type = MMC_RSP_R1b;
755 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000756 (index << 16) |
757 (value << 8);
Andy Fleming272cc702008-10-30 16:41:01 -0500758
Maxime Riparda9003dc2016-11-04 16:18:08 +0100759 while (retries > 0) {
760 ret = mmc_send_cmd(mmc, &cmd, NULL);
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000761
Maxime Riparda9003dc2016-11-04 16:18:08 +0100762 /* Waiting for the ready status */
763 if (!ret) {
764 ret = mmc_send_status(mmc, timeout);
765 return ret;
766 }
767
768 retries--;
769 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000770
771 return ret;
772
Andy Fleming272cc702008-10-30 16:41:01 -0500773}
774
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200775static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode)
Andy Fleming272cc702008-10-30 16:41:01 -0500776{
Andy Fleming272cc702008-10-30 16:41:01 -0500777 int err;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200778 int speed_bits;
779
780 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
781
782 switch (mode) {
783 case MMC_HS:
784 case MMC_HS_52:
785 case MMC_DDR_52:
786 speed_bits = EXT_CSD_TIMING_HS;
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200787 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100788#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200789 case MMC_HS_200:
790 speed_bits = EXT_CSD_TIMING_HS200;
791 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100792#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200793 case MMC_LEGACY:
794 speed_bits = EXT_CSD_TIMING_LEGACY;
795 break;
796 default:
797 return -EINVAL;
798 }
799 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
800 speed_bits);
801 if (err)
802 return err;
803
804 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
805 /* Now check to see that it worked */
806 err = mmc_send_ext_csd(mmc, test_csd);
807 if (err)
808 return err;
809
810 /* No high-speed support */
811 if (!test_csd[EXT_CSD_HS_TIMING])
812 return -ENOTSUPP;
813 }
814
815 return 0;
816}
817
818static int mmc_get_capabilities(struct mmc *mmc)
819{
820 u8 *ext_csd = mmc->ext_csd;
821 char cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -0500822
Jean-Jacques Hiblot00e446f2017-11-30 17:43:56 +0100823 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -0500824
Thomas Choud52ebf12010-12-24 13:12:21 +0000825 if (mmc_host_is_spi(mmc))
826 return 0;
827
Andy Fleming272cc702008-10-30 16:41:01 -0500828 /* Only version 4 supports high-speed */
829 if (mmc->version < MMC_VERSION_4)
830 return 0;
831
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200832 if (!ext_csd) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100833 pr_err("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200834 return -ENOTSUPP;
835 }
836
Andrew Gabbasovfc5b32f2014-12-25 10:22:25 -0600837 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
838
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200839 cardtype = ext_csd[EXT_CSD_CARD_TYPE] & 0x3f;
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200840 mmc->cardtype = cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -0500841
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100842#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200843 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
844 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
845 mmc->card_caps |= MMC_MODE_HS200;
846 }
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100847#endif
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900848 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200849 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900850 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200851 mmc->card_caps |= MMC_MODE_HS_52MHz;
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900852 }
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200853 if (cardtype & EXT_CSD_CARD_TYPE_26)
854 mmc->card_caps |= MMC_MODE_HS;
Andy Fleming272cc702008-10-30 16:41:01 -0500855
856 return 0;
857}
858
Stephen Warrenf866a462013-06-11 15:14:01 -0600859static int mmc_set_capacity(struct mmc *mmc, int part_num)
860{
861 switch (part_num) {
862 case 0:
863 mmc->capacity = mmc->capacity_user;
864 break;
865 case 1:
866 case 2:
867 mmc->capacity = mmc->capacity_boot;
868 break;
869 case 3:
870 mmc->capacity = mmc->capacity_rpmb;
871 break;
872 case 4:
873 case 5:
874 case 6:
875 case 7:
876 mmc->capacity = mmc->capacity_gp[part_num - 4];
877 break;
878 default:
879 return -1;
880 }
881
Simon Glassc40fdca2016-05-01 13:52:35 -0600882 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrenf866a462013-06-11 15:14:01 -0600883
884 return 0;
885}
886
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100887#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +0200888static int mmc_boot_part_access_chk(struct mmc *mmc, unsigned int part_num)
889{
890 int forbidden = 0;
891 bool change = false;
892
893 if (part_num & PART_ACCESS_MASK)
894 forbidden = MMC_CAP(MMC_HS_200);
895
896 if (MMC_CAP(mmc->selected_mode) & forbidden) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900897 pr_debug("selected mode (%s) is forbidden for part %d\n",
898 mmc_mode_name(mmc->selected_mode), part_num);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +0200899 change = true;
900 } else if (mmc->selected_mode != mmc->best_mode) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900901 pr_debug("selected mode is not optimal\n");
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +0200902 change = true;
903 }
904
905 if (change)
906 return mmc_select_mode_and_width(mmc,
907 mmc->card_caps & ~forbidden);
908
909 return 0;
910}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100911#else
912static inline int mmc_boot_part_access_chk(struct mmc *mmc,
913 unsigned int part_num)
914{
915 return 0;
916}
917#endif
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +0200918
Simon Glass7dba0b92016-06-12 23:30:15 -0600919int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wenbc897b12011-05-02 16:26:26 +0000920{
Stephen Warrenf866a462013-06-11 15:14:01 -0600921 int ret;
Lei Wenbc897b12011-05-02 16:26:26 +0000922
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +0200923 ret = mmc_boot_part_access_chk(mmc, part_num);
924 if (ret)
925 return ret;
926
Stephen Warrenf866a462013-06-11 15:14:01 -0600927 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
928 (mmc->part_config & ~PART_ACCESS_MASK)
929 | (part_num & PART_ACCESS_MASK));
Stephen Warrenf866a462013-06-11 15:14:01 -0600930
Peter Bigot6dc93e72014-09-02 18:31:23 -0500931 /*
932 * Set the capacity if the switch succeeded or was intended
933 * to return to representing the raw device.
934 */
Stephen Warren873cc1d2015-12-07 11:38:49 -0700935 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot6dc93e72014-09-02 18:31:23 -0500936 ret = mmc_set_capacity(mmc, part_num);
Simon Glassfdbb1392016-05-01 13:52:37 -0600937 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700938 }
Peter Bigot6dc93e72014-09-02 18:31:23 -0500939
940 return ret;
Lei Wenbc897b12011-05-02 16:26:26 +0000941}
942
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +0100943#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100944int mmc_hwpart_config(struct mmc *mmc,
945 const struct mmc_hwpart_conf *conf,
946 enum mmc_hwpart_conf_mode mode)
947{
948 u8 part_attrs = 0;
949 u32 enh_size_mult;
950 u32 enh_start_addr;
951 u32 gp_size_mult[4];
952 u32 max_enh_size_mult;
953 u32 tot_enh_size_mult = 0;
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100954 u8 wr_rel_set;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100955 int i, pidx, err;
956 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
957
958 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
959 return -EINVAL;
960
961 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100962 pr_err("eMMC >= 4.4 required for enhanced user data area\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100963 return -EMEDIUMTYPE;
964 }
965
966 if (!(mmc->part_support & PART_SUPPORT)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100967 pr_err("Card does not support partitioning\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100968 return -EMEDIUMTYPE;
969 }
970
971 if (!mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100972 pr_err("Card does not define HC WP group size\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100973 return -EMEDIUMTYPE;
974 }
975
976 /* check partition alignment and total enhanced size */
977 if (conf->user.enh_size) {
978 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
979 conf->user.enh_start % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100980 pr_err("User data enhanced area not HC WP group "
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100981 "size aligned\n");
982 return -EINVAL;
983 }
984 part_attrs |= EXT_CSD_ENH_USR;
985 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
986 if (mmc->high_capacity) {
987 enh_start_addr = conf->user.enh_start;
988 } else {
989 enh_start_addr = (conf->user.enh_start << 9);
990 }
991 } else {
992 enh_size_mult = 0;
993 enh_start_addr = 0;
994 }
995 tot_enh_size_mult += enh_size_mult;
996
997 for (pidx = 0; pidx < 4; pidx++) {
998 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100999 pr_err("GP%i partition not HC WP group size "
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001000 "aligned\n", pidx+1);
1001 return -EINVAL;
1002 }
1003 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1004 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1005 part_attrs |= EXT_CSD_ENH_GP(pidx);
1006 tot_enh_size_mult += gp_size_mult[pidx];
1007 }
1008 }
1009
1010 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001011 pr_err("Card does not support enhanced attribute\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001012 return -EMEDIUMTYPE;
1013 }
1014
1015 err = mmc_send_ext_csd(mmc, ext_csd);
1016 if (err)
1017 return err;
1018
1019 max_enh_size_mult =
1020 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1021 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1022 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1023 if (tot_enh_size_mult > max_enh_size_mult) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001024 pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001025 tot_enh_size_mult, max_enh_size_mult);
1026 return -EMEDIUMTYPE;
1027 }
1028
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001029 /* The default value of EXT_CSD_WR_REL_SET is device
1030 * dependent, the values can only be changed if the
1031 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1032 * changed only once and before partitioning is completed. */
1033 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1034 if (conf->user.wr_rel_change) {
1035 if (conf->user.wr_rel_set)
1036 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1037 else
1038 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1039 }
1040 for (pidx = 0; pidx < 4; pidx++) {
1041 if (conf->gp_part[pidx].wr_rel_change) {
1042 if (conf->gp_part[pidx].wr_rel_set)
1043 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1044 else
1045 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1046 }
1047 }
1048
1049 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1050 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1051 puts("Card does not support host controlled partition write "
1052 "reliability settings\n");
1053 return -EMEDIUMTYPE;
1054 }
1055
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001056 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1057 EXT_CSD_PARTITION_SETTING_COMPLETED) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001058 pr_err("Card already partitioned\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001059 return -EPERM;
1060 }
1061
1062 if (mode == MMC_HWPART_CONF_CHECK)
1063 return 0;
1064
1065 /* Partitioning requires high-capacity size definitions */
1066 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1067 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1068 EXT_CSD_ERASE_GROUP_DEF, 1);
1069
1070 if (err)
1071 return err;
1072
1073 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1074
1075 /* update erase group size to be high-capacity */
1076 mmc->erase_grp_size =
1077 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1078
1079 }
1080
1081 /* all OK, write the configuration */
1082 for (i = 0; i < 4; i++) {
1083 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1084 EXT_CSD_ENH_START_ADDR+i,
1085 (enh_start_addr >> (i*8)) & 0xFF);
1086 if (err)
1087 return err;
1088 }
1089 for (i = 0; i < 3; i++) {
1090 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1091 EXT_CSD_ENH_SIZE_MULT+i,
1092 (enh_size_mult >> (i*8)) & 0xFF);
1093 if (err)
1094 return err;
1095 }
1096 for (pidx = 0; pidx < 4; pidx++) {
1097 for (i = 0; i < 3; i++) {
1098 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1099 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1100 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1101 if (err)
1102 return err;
1103 }
1104 }
1105 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1106 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1107 if (err)
1108 return err;
1109
1110 if (mode == MMC_HWPART_CONF_SET)
1111 return 0;
1112
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001113 /* The WR_REL_SET is a write-once register but shall be
1114 * written before setting PART_SETTING_COMPLETED. As it is
1115 * write-once we can only write it when completing the
1116 * partitioning. */
1117 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1118 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1119 EXT_CSD_WR_REL_SET, wr_rel_set);
1120 if (err)
1121 return err;
1122 }
1123
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001124 /* Setting PART_SETTING_COMPLETED confirms the partition
1125 * configuration but it only becomes effective after power
1126 * cycle, so we do not adjust the partition related settings
1127 * in the mmc struct. */
1128
1129 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1130 EXT_CSD_PARTITION_SETTING,
1131 EXT_CSD_PARTITION_SETTING_COMPLETED);
1132 if (err)
1133 return err;
1134
1135 return 0;
1136}
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001137#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001138
Simon Glasse7881d82017-07-29 11:35:31 -06001139#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +00001140int mmc_getcd(struct mmc *mmc)
1141{
1142 int cd;
1143
1144 cd = board_mmc_getcd(mmc);
1145
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001146 if (cd < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001147 if (mmc->cfg->ops->getcd)
1148 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001149 else
1150 cd = 1;
1151 }
Thierry Reding48972d92012-01-02 01:15:37 +00001152
1153 return cd;
1154}
Simon Glass8ca51e52016-06-12 23:30:22 -06001155#endif
Thierry Reding48972d92012-01-02 01:15:37 +00001156
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001157static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Fleming272cc702008-10-30 16:41:01 -05001158{
1159 struct mmc_cmd cmd;
1160 struct mmc_data data;
1161
1162 /* Switch the frequency */
1163 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1164 cmd.resp_type = MMC_RSP_R1;
1165 cmd.cmdarg = (mode << 31) | 0xffffff;
1166 cmd.cmdarg &= ~(0xf << (group * 4));
1167 cmd.cmdarg |= value << (group * 4);
Andy Fleming272cc702008-10-30 16:41:01 -05001168
1169 data.dest = (char *)resp;
1170 data.blocksize = 64;
1171 data.blocks = 1;
1172 data.flags = MMC_DATA_READ;
1173
1174 return mmc_send_cmd(mmc, &cmd, &data);
1175}
1176
1177
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001178static int sd_get_capabilities(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001179{
1180 int err;
1181 struct mmc_cmd cmd;
Suniel Mahesh18e7c8f2017-10-05 11:32:00 +05301182 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1183 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Fleming272cc702008-10-30 16:41:01 -05001184 struct mmc_data data;
1185 int timeout;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001186#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001187 u32 sd3_bus_mode;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001188#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001189
Jean-Jacques Hiblot00e446f2017-11-30 17:43:56 +01001190 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(SD_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05001191
Thomas Choud52ebf12010-12-24 13:12:21 +00001192 if (mmc_host_is_spi(mmc))
1193 return 0;
1194
Andy Fleming272cc702008-10-30 16:41:01 -05001195 /* Read the SCR to find out if this card supports higher speeds */
1196 cmd.cmdidx = MMC_CMD_APP_CMD;
1197 cmd.resp_type = MMC_RSP_R1;
1198 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05001199
1200 err = mmc_send_cmd(mmc, &cmd, NULL);
1201
1202 if (err)
1203 return err;
1204
1205 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1206 cmd.resp_type = MMC_RSP_R1;
1207 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05001208
1209 timeout = 3;
1210
1211retry_scr:
Anton staaff781dd32011-10-03 13:54:59 +00001212 data.dest = (char *)scr;
Andy Fleming272cc702008-10-30 16:41:01 -05001213 data.blocksize = 8;
1214 data.blocks = 1;
1215 data.flags = MMC_DATA_READ;
1216
1217 err = mmc_send_cmd(mmc, &cmd, &data);
1218
1219 if (err) {
1220 if (timeout--)
1221 goto retry_scr;
1222
1223 return err;
1224 }
1225
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001226 mmc->scr[0] = __be32_to_cpu(scr[0]);
1227 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Fleming272cc702008-10-30 16:41:01 -05001228
1229 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng53e8e402016-03-17 21:53:13 -07001230 case 0:
1231 mmc->version = SD_VERSION_1_0;
1232 break;
1233 case 1:
1234 mmc->version = SD_VERSION_1_10;
1235 break;
1236 case 2:
1237 mmc->version = SD_VERSION_2;
1238 if ((mmc->scr[0] >> 15) & 0x1)
1239 mmc->version = SD_VERSION_3;
1240 break;
1241 default:
1242 mmc->version = SD_VERSION_1_0;
1243 break;
Andy Fleming272cc702008-10-30 16:41:01 -05001244 }
1245
Alagu Sankarb44c7082010-05-12 15:08:24 +05301246 if (mmc->scr[0] & SD_DATA_4BIT)
1247 mmc->card_caps |= MMC_MODE_4BIT;
1248
Andy Fleming272cc702008-10-30 16:41:01 -05001249 /* Version 1.0 doesn't support switching */
1250 if (mmc->version == SD_VERSION_1_0)
1251 return 0;
1252
1253 timeout = 4;
1254 while (timeout--) {
1255 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaff781dd32011-10-03 13:54:59 +00001256 (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001257
1258 if (err)
1259 return err;
1260
1261 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001262 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Fleming272cc702008-10-30 16:41:01 -05001263 break;
1264 }
1265
Andy Fleming272cc702008-10-30 16:41:01 -05001266 /* If high-speed isn't supported, we return */
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001267 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1268 mmc->card_caps |= MMC_CAP(SD_HS);
Andy Fleming272cc702008-10-30 16:41:01 -05001269
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001270#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001271 /* Version before 3.0 don't support UHS modes */
1272 if (mmc->version < SD_VERSION_3)
1273 return 0;
1274
1275 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1276 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1277 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1278 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1279 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1280 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1281 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1282 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1283 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1284 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1285 mmc->card_caps |= MMC_CAP(UHS_DDR50);
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001286#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001287
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001288 return 0;
1289}
1290
1291static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1292{
1293 int err;
1294
1295 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001296 int speed;
Macpaul Lin2c3fbf42011-11-28 16:31:09 +00001297
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001298 switch (mode) {
1299 case SD_LEGACY:
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001300 speed = UHS_SDR12_BUS_SPEED;
1301 break;
1302 case SD_HS:
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001303 speed = HIGH_SPEED_BUS_SPEED;
1304 break;
1305#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1306 case UHS_SDR12:
1307 speed = UHS_SDR12_BUS_SPEED;
1308 break;
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001309 case UHS_SDR25:
1310 speed = UHS_SDR25_BUS_SPEED;
1311 break;
1312 case UHS_SDR50:
1313 speed = UHS_SDR50_BUS_SPEED;
1314 break;
1315 case UHS_DDR50:
1316 speed = UHS_DDR50_BUS_SPEED;
1317 break;
1318 case UHS_SDR104:
1319 speed = UHS_SDR104_BUS_SPEED;
1320 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001321#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001322 default:
1323 return -EINVAL;
1324 }
1325
1326 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001327 if (err)
1328 return err;
1329
Jean-Jacques Hiblota0276f32018-02-09 12:09:27 +01001330 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001331 return -ENOTSUPP;
1332
1333 return 0;
1334}
1335
Marek Vasutec360e62018-04-15 00:36:45 +02001336static int sd_select_bus_width(struct mmc *mmc, int w)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001337{
1338 int err;
1339 struct mmc_cmd cmd;
1340
1341 if ((w != 4) && (w != 1))
1342 return -EINVAL;
1343
1344 cmd.cmdidx = MMC_CMD_APP_CMD;
1345 cmd.resp_type = MMC_RSP_R1;
1346 cmd.cmdarg = mmc->rca << 16;
1347
1348 err = mmc_send_cmd(mmc, &cmd, NULL);
1349 if (err)
1350 return err;
1351
1352 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1353 cmd.resp_type = MMC_RSP_R1;
1354 if (w == 4)
1355 cmd.cmdarg = 2;
1356 else if (w == 1)
1357 cmd.cmdarg = 0;
1358 err = mmc_send_cmd(mmc, &cmd, NULL);
1359 if (err)
1360 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001361
1362 return 0;
1363}
1364
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001365#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fan3697e592016-09-01 11:13:38 +08001366static int sd_read_ssr(struct mmc *mmc)
1367{
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001368 static const unsigned int sd_au_size[] = {
1369 0, SZ_16K / 512, SZ_32K / 512,
1370 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1371 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1372 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1373 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1374 SZ_64M / 512,
1375 };
Peng Fan3697e592016-09-01 11:13:38 +08001376 int err, i;
1377 struct mmc_cmd cmd;
1378 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1379 struct mmc_data data;
1380 int timeout = 3;
1381 unsigned int au, eo, et, es;
1382
1383 cmd.cmdidx = MMC_CMD_APP_CMD;
1384 cmd.resp_type = MMC_RSP_R1;
1385 cmd.cmdarg = mmc->rca << 16;
1386
1387 err = mmc_send_cmd(mmc, &cmd, NULL);
1388 if (err)
1389 return err;
1390
1391 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1392 cmd.resp_type = MMC_RSP_R1;
1393 cmd.cmdarg = 0;
1394
1395retry_ssr:
1396 data.dest = (char *)ssr;
1397 data.blocksize = 64;
1398 data.blocks = 1;
1399 data.flags = MMC_DATA_READ;
1400
1401 err = mmc_send_cmd(mmc, &cmd, &data);
1402 if (err) {
1403 if (timeout--)
1404 goto retry_ssr;
1405
1406 return err;
1407 }
1408
1409 for (i = 0; i < 16; i++)
1410 ssr[i] = be32_to_cpu(ssr[i]);
1411
1412 au = (ssr[2] >> 12) & 0xF;
1413 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1414 mmc->ssr.au = sd_au_size[au];
1415 es = (ssr[3] >> 24) & 0xFF;
1416 es |= (ssr[2] & 0xFF) << 8;
1417 et = (ssr[3] >> 18) & 0x3F;
1418 if (es && et) {
1419 eo = (ssr[3] >> 16) & 0x3;
1420 mmc->ssr.erase_timeout = (et * 1000) / es;
1421 mmc->ssr.erase_offset = eo * 1000;
1422 }
1423 } else {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001424 pr_debug("Invalid Allocation Unit Size.\n");
Peng Fan3697e592016-09-01 11:13:38 +08001425 }
1426
1427 return 0;
1428}
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001429#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001430/* frequency bases */
1431/* divided by 10 to be nice to platforms without floating point */
Mike Frysinger5f837c22010-10-20 01:15:53 +00001432static const int fbase[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001433 10000,
1434 100000,
1435 1000000,
1436 10000000,
1437};
1438
1439/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1440 * to platforms without floating point.
1441 */
Simon Glass61fe0762016-05-14 14:02:57 -06001442static const u8 multipliers[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001443 0, /* reserved */
1444 10,
1445 12,
1446 13,
1447 15,
1448 20,
1449 25,
1450 30,
1451 35,
1452 40,
1453 45,
1454 50,
1455 55,
1456 60,
1457 70,
1458 80,
1459};
1460
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001461static inline int bus_width(uint cap)
1462{
1463 if (cap == MMC_MODE_8BIT)
1464 return 8;
1465 if (cap == MMC_MODE_4BIT)
1466 return 4;
1467 if (cap == MMC_MODE_1BIT)
1468 return 1;
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001469 pr_warn("invalid bus witdh capability 0x%x\n", cap);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001470 return 0;
1471}
1472
Simon Glasse7881d82017-07-29 11:35:31 -06001473#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001474#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001475static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1476{
1477 return -ENOTSUPP;
1478}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001479#endif
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001480
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +02001481static void mmc_send_init_stream(struct mmc *mmc)
1482{
1483}
1484
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001485static int mmc_set_ios(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001486{
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001487 int ret = 0;
1488
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001489 if (mmc->cfg->ops->set_ios)
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001490 ret = mmc->cfg->ops->set_ios(mmc);
1491
1492 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05001493}
Simon Glass8ca51e52016-06-12 23:30:22 -06001494#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001495
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001496int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
Andy Fleming272cc702008-10-30 16:41:01 -05001497{
Jaehoon Chungc0fafe62018-01-23 14:04:30 +09001498 if (!disable) {
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001499 if (clock > mmc->cfg->f_max)
1500 clock = mmc->cfg->f_max;
Andy Fleming272cc702008-10-30 16:41:01 -05001501
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001502 if (clock < mmc->cfg->f_min)
1503 clock = mmc->cfg->f_min;
1504 }
Andy Fleming272cc702008-10-30 16:41:01 -05001505
1506 mmc->clock = clock;
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001507 mmc->clk_disable = disable;
Andy Fleming272cc702008-10-30 16:41:01 -05001508
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001509 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001510}
1511
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001512static int mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Fleming272cc702008-10-30 16:41:01 -05001513{
1514 mmc->bus_width = width;
1515
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001516 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001517}
1518
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001519#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1520/*
1521 * helper function to display the capabilities in a human
1522 * friendly manner. The capabilities include bus width and
1523 * supported modes.
1524 */
1525void mmc_dump_capabilities(const char *text, uint caps)
1526{
1527 enum bus_mode mode;
1528
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001529 pr_debug("%s: widths [", text);
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001530 if (caps & MMC_MODE_8BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001531 pr_debug("8, ");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001532 if (caps & MMC_MODE_4BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001533 pr_debug("4, ");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001534 if (caps & MMC_MODE_1BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001535 pr_debug("1, ");
1536 pr_debug("\b\b] modes [");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001537 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1538 if (MMC_CAP(mode) & caps)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001539 pr_debug("%s, ", mmc_mode_name(mode));
1540 pr_debug("\b\b]\n");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001541}
1542#endif
1543
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001544struct mode_width_tuning {
1545 enum bus_mode mode;
1546 uint widths;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001547#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001548 uint tuning;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001549#endif
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001550};
1551
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001552#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001553int mmc_voltage_to_mv(enum mmc_voltage voltage)
1554{
1555 switch (voltage) {
1556 case MMC_SIGNAL_VOLTAGE_000: return 0;
1557 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1558 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1559 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1560 }
1561 return -EINVAL;
1562}
1563
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001564static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1565{
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001566 int err;
1567
1568 if (mmc->signal_voltage == signal_voltage)
1569 return 0;
1570
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001571 mmc->signal_voltage = signal_voltage;
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001572 err = mmc_set_ios(mmc);
1573 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001574 pr_debug("unable to set voltage (err %d)\n", err);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001575
1576 return err;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001577}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001578#else
1579static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1580{
1581 return 0;
1582}
1583#endif
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001584
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001585static const struct mode_width_tuning sd_modes_by_pref[] = {
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001586#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1587#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001588 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001589 .mode = UHS_SDR104,
1590 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1591 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1592 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001593#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001594 {
1595 .mode = UHS_SDR50,
1596 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1597 },
1598 {
1599 .mode = UHS_DDR50,
1600 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1601 },
1602 {
1603 .mode = UHS_SDR25,
1604 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1605 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001606#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001607 {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001608 .mode = SD_HS,
1609 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1610 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001611#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001612 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001613 .mode = UHS_SDR12,
1614 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1615 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001616#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001617 {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001618 .mode = SD_LEGACY,
1619 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1620 }
1621};
1622
1623#define for_each_sd_mode_by_pref(caps, mwt) \
1624 for (mwt = sd_modes_by_pref;\
1625 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1626 mwt++) \
1627 if (caps & MMC_CAP(mwt->mode))
1628
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02001629static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001630{
1631 int err;
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001632 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1633 const struct mode_width_tuning *mwt;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001634#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001635 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001636#else
1637 bool uhs_en = false;
1638#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001639 uint caps;
1640
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001641#ifdef DEBUG
1642 mmc_dump_capabilities("sd card", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001643 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001644#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001645
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001646 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001647 caps = card_caps & mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001648
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001649 if (!uhs_en)
1650 caps &= ~UHS_CAPS;
1651
1652 for_each_sd_mode_by_pref(caps, mwt) {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001653 uint *w;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001654
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001655 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001656 if (*w & caps & mwt->widths) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001657 pr_debug("trying mode %s width %d (at %d MHz)\n",
1658 mmc_mode_name(mwt->mode),
1659 bus_width(*w),
1660 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001661
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001662 /* configure the bus width (card + host) */
1663 err = sd_select_bus_width(mmc, bus_width(*w));
1664 if (err)
1665 goto error;
1666 mmc_set_bus_width(mmc, bus_width(*w));
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001667
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001668 /* configure the bus mode (card) */
1669 err = sd_set_card_speed(mmc, mwt->mode);
1670 if (err)
1671 goto error;
1672
1673 /* configure the bus mode (host) */
1674 mmc_select_mode(mmc, mwt->mode);
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001675 mmc_set_clock(mmc, mmc->tran_speed, false);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001676
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001677#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001678 /* execute tuning if needed */
1679 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1680 err = mmc_execute_tuning(mmc,
1681 mwt->tuning);
1682 if (err) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001683 pr_debug("tuning failed\n");
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001684 goto error;
1685 }
1686 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001687#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001688
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001689#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001690 err = sd_read_ssr(mmc);
Peng Fan0a4c2b02018-03-05 16:20:40 +08001691 if (err)
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001692 pr_warn("unable to read ssr\n");
1693#endif
1694 if (!err)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001695 return 0;
1696
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001697error:
1698 /* revert to a safer bus speed */
1699 mmc_select_mode(mmc, SD_LEGACY);
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001700 mmc_set_clock(mmc, mmc->tran_speed, false);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001701 }
1702 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001703 }
1704
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001705 pr_err("unable to select a mode\n");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001706 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001707}
1708
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001709/*
1710 * read the compare the part of ext csd that is constant.
1711 * This can be used to check that the transfer is working
1712 * as expected.
1713 */
1714static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
1715{
1716 int err;
1717 const u8 *ext_csd = mmc->ext_csd;
1718 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1719
Jean-Jacques Hiblot1de06b92017-11-30 17:43:58 +01001720 if (mmc->version < MMC_VERSION_4)
1721 return 0;
1722
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001723 err = mmc_send_ext_csd(mmc, test_csd);
1724 if (err)
1725 return err;
1726
1727 /* Only compare read only fields */
1728 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1729 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1730 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1731 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1732 ext_csd[EXT_CSD_REV]
1733 == test_csd[EXT_CSD_REV] &&
1734 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1735 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1736 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1737 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1738 return 0;
1739
1740 return -EBADMSG;
1741}
1742
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001743#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001744static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1745 uint32_t allowed_mask)
1746{
1747 u32 card_mask = 0;
1748
1749 switch (mode) {
1750 case MMC_HS_200:
1751 if (mmc->cardtype & EXT_CSD_CARD_TYPE_HS200_1_8V)
1752 card_mask |= MMC_SIGNAL_VOLTAGE_180;
1753 if (mmc->cardtype & EXT_CSD_CARD_TYPE_HS200_1_2V)
1754 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1755 break;
1756 case MMC_DDR_52:
1757 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1758 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1759 MMC_SIGNAL_VOLTAGE_180;
1760 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1761 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1762 break;
1763 default:
1764 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1765 break;
1766 }
1767
1768 while (card_mask & allowed_mask) {
1769 enum mmc_voltage best_match;
1770
1771 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1772 if (!mmc_set_signal_voltage(mmc, best_match))
1773 return 0;
1774
1775 allowed_mask &= ~best_match;
1776 }
1777
1778 return -ENOTSUPP;
1779}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001780#else
1781static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1782 uint32_t allowed_mask)
1783{
1784 return 0;
1785}
1786#endif
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001787
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001788static const struct mode_width_tuning mmc_modes_by_pref[] = {
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001789#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001790 {
1791 .mode = MMC_HS_200,
1792 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001793 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001794 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001795#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001796 {
1797 .mode = MMC_DDR_52,
1798 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1799 },
1800 {
1801 .mode = MMC_HS_52,
1802 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1803 },
1804 {
1805 .mode = MMC_HS,
1806 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1807 },
1808 {
1809 .mode = MMC_LEGACY,
1810 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1811 }
1812};
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001813
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001814#define for_each_mmc_mode_by_pref(caps, mwt) \
1815 for (mwt = mmc_modes_by_pref;\
1816 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
1817 mwt++) \
1818 if (caps & MMC_CAP(mwt->mode))
1819
1820static const struct ext_csd_bus_width {
1821 uint cap;
1822 bool is_ddr;
1823 uint ext_csd_bits;
1824} ext_csd_bus_width[] = {
1825 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
1826 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
1827 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
1828 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
1829 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
1830};
1831
1832#define for_each_supported_width(caps, ddr, ecbv) \
1833 for (ecbv = ext_csd_bus_width;\
1834 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
1835 ecbv++) \
1836 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
1837
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02001838static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001839{
1840 int err;
1841 const struct mode_width_tuning *mwt;
1842 const struct ext_csd_bus_width *ecbw;
1843
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001844#ifdef DEBUG
1845 mmc_dump_capabilities("mmc", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001846 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001847#endif
1848
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001849 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001850 card_caps &= mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001851
1852 /* Only version 4 of MMC supports wider bus widths */
1853 if (mmc->version < MMC_VERSION_4)
1854 return 0;
1855
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001856 if (!mmc->ext_csd) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001857 pr_debug("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001858 return -ENOTSUPP;
1859 }
1860
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02001861 mmc_set_clock(mmc, mmc->legacy_speed, false);
1862
1863 for_each_mmc_mode_by_pref(card_caps, mwt) {
1864 for_each_supported_width(card_caps & mwt->widths,
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001865 mmc_is_mode_ddr(mwt->mode), ecbw) {
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001866 enum mmc_voltage old_voltage;
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001867 pr_debug("trying mode %s width %d (at %d MHz)\n",
1868 mmc_mode_name(mwt->mode),
1869 bus_width(ecbw->cap),
1870 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001871 old_voltage = mmc->signal_voltage;
1872 err = mmc_set_lowest_voltage(mmc, mwt->mode,
1873 MMC_ALL_SIGNAL_VOLTAGE);
1874 if (err)
1875 continue;
1876
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001877 /* configure the bus width (card + host) */
1878 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1879 EXT_CSD_BUS_WIDTH,
1880 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
1881 if (err)
1882 goto error;
1883 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
1884
1885 /* configure the bus speed (card) */
1886 err = mmc_set_card_speed(mmc, mwt->mode);
1887 if (err)
1888 goto error;
1889
1890 /*
1891 * configure the bus width AND the ddr mode (card)
1892 * The host side will be taken care of in the next step
1893 */
1894 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
1895 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1896 EXT_CSD_BUS_WIDTH,
1897 ecbw->ext_csd_bits);
1898 if (err)
1899 goto error;
1900 }
1901
1902 /* configure the bus mode (host) */
1903 mmc_select_mode(mmc, mwt->mode);
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001904 mmc_set_clock(mmc, mmc->tran_speed, false);
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001905#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001906
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001907 /* execute tuning if needed */
1908 if (mwt->tuning) {
1909 err = mmc_execute_tuning(mmc, mwt->tuning);
1910 if (err) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001911 pr_debug("tuning failed\n");
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001912 goto error;
1913 }
1914 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001915#endif
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001916
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001917 /* do a transfer to check the configuration */
1918 err = mmc_read_and_compare_ext_csd(mmc);
1919 if (!err)
1920 return 0;
1921error:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001922 mmc_set_signal_voltage(mmc, old_voltage);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001923 /* if an error occured, revert to a safer bus mode */
1924 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1925 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
1926 mmc_select_mode(mmc, MMC_LEGACY);
1927 mmc_set_bus_width(mmc, 1);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001928 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001929 }
1930
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001931 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001932
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001933 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001934}
1935
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02001936static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001937{
1938 int err, i;
1939 u64 capacity;
1940 bool has_parts = false;
1941 bool part_completed;
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01001942 static const u32 mmc_versions[] = {
1943 MMC_VERSION_4,
1944 MMC_VERSION_4_1,
1945 MMC_VERSION_4_2,
1946 MMC_VERSION_4_3,
Jean-Jacques Hiblotace1bed2018-02-09 12:09:28 +01001947 MMC_VERSION_4_4,
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01001948 MMC_VERSION_4_41,
1949 MMC_VERSION_4_5,
1950 MMC_VERSION_5_0,
1951 MMC_VERSION_5_1
1952 };
1953
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01001954 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001955
1956 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
1957 return 0;
1958
1959 /* check ext_csd version and capacity */
1960 err = mmc_send_ext_csd(mmc, ext_csd);
1961 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01001962 goto error;
1963
1964 /* store the ext csd for future reference */
1965 if (!mmc->ext_csd)
1966 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
1967 if (!mmc->ext_csd)
1968 return -ENOMEM;
1969 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
1970
Alexander Kochetkov76584e32018-02-20 14:35:55 +03001971 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01001972 return -EINVAL;
1973
1974 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
1975
1976 if (mmc->version >= MMC_VERSION_4_2) {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001977 /*
1978 * According to the JEDEC Standard, the value of
1979 * ext_csd's capacity is valid if the value is more
1980 * than 2GB
1981 */
1982 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
1983 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
1984 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
1985 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
1986 capacity *= MMC_MAX_BLOCK_LEN;
1987 if ((capacity >> 20) > 2 * 1024)
1988 mmc->capacity_user = capacity;
1989 }
1990
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02001991 /* The partition data may be non-zero but it is only
1992 * effective if PARTITION_SETTING_COMPLETED is set in
1993 * EXT_CSD, so ignore any data if this bit is not set,
1994 * except for enabling the high-capacity group size
1995 * definition (see below).
1996 */
1997 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
1998 EXT_CSD_PARTITION_SETTING_COMPLETED);
1999
2000 /* store the partition info of emmc */
2001 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2002 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2003 ext_csd[EXT_CSD_BOOT_MULT])
2004 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2005 if (part_completed &&
2006 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2007 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2008
2009 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2010
2011 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2012
2013 for (i = 0; i < 4; i++) {
2014 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2015 uint mult = (ext_csd[idx + 2] << 16) +
2016 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2017 if (mult)
2018 has_parts = true;
2019 if (!part_completed)
2020 continue;
2021 mmc->capacity_gp[i] = mult;
2022 mmc->capacity_gp[i] *=
2023 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2024 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2025 mmc->capacity_gp[i] <<= 19;
2026 }
2027
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002028#ifndef CONFIG_SPL_BUILD
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002029 if (part_completed) {
2030 mmc->enh_user_size =
2031 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2032 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2033 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2034 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2035 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2036 mmc->enh_user_size <<= 19;
2037 mmc->enh_user_start =
2038 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2039 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2040 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2041 ext_csd[EXT_CSD_ENH_START_ADDR];
2042 if (mmc->high_capacity)
2043 mmc->enh_user_start <<= 9;
2044 }
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002045#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002046
2047 /*
2048 * Host needs to enable ERASE_GRP_DEF bit if device is
2049 * partitioned. This bit will be lost every time after a reset
2050 * or power off. This will affect erase size.
2051 */
2052 if (part_completed)
2053 has_parts = true;
2054 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2055 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2056 has_parts = true;
2057 if (has_parts) {
2058 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2059 EXT_CSD_ERASE_GROUP_DEF, 1);
2060
2061 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002062 goto error;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002063
2064 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2065 }
2066
2067 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002068#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002069 /* Read out group size from ext_csd */
2070 mmc->erase_grp_size =
2071 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002072#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002073 /*
2074 * if high capacity and partition setting completed
2075 * SEC_COUNT is valid even if it is smaller than 2 GiB
2076 * JEDEC Standard JESD84-B45, 6.2.4
2077 */
2078 if (mmc->high_capacity && part_completed) {
2079 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2080 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2081 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2082 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2083 capacity *= MMC_MAX_BLOCK_LEN;
2084 mmc->capacity_user = capacity;
2085 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002086 }
2087#if CONFIG_IS_ENABLED(MMC_WRITE)
2088 else {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002089 /* Calculate the group size from the csd value. */
2090 int erase_gsz, erase_gmul;
2091
2092 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2093 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2094 mmc->erase_grp_size = (erase_gsz + 1)
2095 * (erase_gmul + 1);
2096 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002097#endif
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002098#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002099 mmc->hc_wp_grp_size = 1024
2100 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2101 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002102#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002103
2104 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2105
2106 return 0;
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002107error:
2108 if (mmc->ext_csd) {
2109 free(mmc->ext_csd);
2110 mmc->ext_csd = NULL;
2111 }
2112 return err;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002113}
2114
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002115static int mmc_startup(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002116{
Stephen Warrenf866a462013-06-11 15:14:01 -06002117 int err, i;
Andy Fleming272cc702008-10-30 16:41:01 -05002118 uint mult, freq;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002119 u64 cmult, csize;
Andy Fleming272cc702008-10-30 16:41:01 -05002120 struct mmc_cmd cmd;
Simon Glassc40fdca2016-05-01 13:52:35 -06002121 struct blk_desc *bdesc;
Andy Fleming272cc702008-10-30 16:41:01 -05002122
Thomas Choud52ebf12010-12-24 13:12:21 +00002123#ifdef CONFIG_MMC_SPI_CRC_ON
2124 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2125 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2126 cmd.resp_type = MMC_RSP_R1;
2127 cmd.cmdarg = 1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002128 err = mmc_send_cmd(mmc, &cmd, NULL);
Thomas Choud52ebf12010-12-24 13:12:21 +00002129 if (err)
2130 return err;
2131 }
2132#endif
2133
Andy Fleming272cc702008-10-30 16:41:01 -05002134 /* Put the Card in Identify Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002135 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2136 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Fleming272cc702008-10-30 16:41:01 -05002137 cmd.resp_type = MMC_RSP_R2;
2138 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002139
2140 err = mmc_send_cmd(mmc, &cmd, NULL);
2141
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002142#ifdef CONFIG_MMC_QUIRKS
2143 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
2144 int retries = 4;
2145 /*
2146 * It has been seen that SEND_CID may fail on the first
2147 * attempt, let's try a few more time
2148 */
2149 do {
2150 err = mmc_send_cmd(mmc, &cmd, NULL);
2151 if (!err)
2152 break;
2153 } while (retries--);
2154 }
2155#endif
2156
Andy Fleming272cc702008-10-30 16:41:01 -05002157 if (err)
2158 return err;
2159
2160 memcpy(mmc->cid, cmd.response, 16);
2161
2162 /*
2163 * For MMC cards, set the Relative Address.
2164 * For SD cards, get the Relatvie Address.
2165 * This also puts the cards into Standby State
2166 */
Thomas Choud52ebf12010-12-24 13:12:21 +00002167 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2168 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2169 cmd.cmdarg = mmc->rca << 16;
2170 cmd.resp_type = MMC_RSP_R6;
Andy Fleming272cc702008-10-30 16:41:01 -05002171
Thomas Choud52ebf12010-12-24 13:12:21 +00002172 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002173
Thomas Choud52ebf12010-12-24 13:12:21 +00002174 if (err)
2175 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002176
Thomas Choud52ebf12010-12-24 13:12:21 +00002177 if (IS_SD(mmc))
2178 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2179 }
Andy Fleming272cc702008-10-30 16:41:01 -05002180
2181 /* Get the Card-Specific Data */
2182 cmd.cmdidx = MMC_CMD_SEND_CSD;
2183 cmd.resp_type = MMC_RSP_R2;
2184 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05002185
2186 err = mmc_send_cmd(mmc, &cmd, NULL);
2187
2188 if (err)
2189 return err;
2190
Rabin Vincent998be3d2009-04-05 13:30:56 +05302191 mmc->csd[0] = cmd.response[0];
2192 mmc->csd[1] = cmd.response[1];
2193 mmc->csd[2] = cmd.response[2];
2194 mmc->csd[3] = cmd.response[3];
Andy Fleming272cc702008-10-30 16:41:01 -05002195
2196 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302197 int version = (cmd.response[0] >> 26) & 0xf;
Andy Fleming272cc702008-10-30 16:41:01 -05002198
2199 switch (version) {
Bin Meng53e8e402016-03-17 21:53:13 -07002200 case 0:
2201 mmc->version = MMC_VERSION_1_2;
2202 break;
2203 case 1:
2204 mmc->version = MMC_VERSION_1_4;
2205 break;
2206 case 2:
2207 mmc->version = MMC_VERSION_2_2;
2208 break;
2209 case 3:
2210 mmc->version = MMC_VERSION_3;
2211 break;
2212 case 4:
2213 mmc->version = MMC_VERSION_4;
2214 break;
2215 default:
2216 mmc->version = MMC_VERSION_1_2;
2217 break;
Andy Fleming272cc702008-10-30 16:41:01 -05002218 }
2219 }
2220
2221 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302222 freq = fbase[(cmd.response[0] & 0x7)];
2223 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Fleming272cc702008-10-30 16:41:01 -05002224
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002225 mmc->legacy_speed = freq * mult;
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002226 mmc_select_mode(mmc, MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05002227
Markus Niebelab711882013-12-16 13:40:46 +01002228 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincent998be3d2009-04-05 13:30:56 +05302229 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002230#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Fleming272cc702008-10-30 16:41:01 -05002231
2232 if (IS_SD(mmc))
2233 mmc->write_bl_len = mmc->read_bl_len;
2234 else
Rabin Vincent998be3d2009-04-05 13:30:56 +05302235 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002236#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002237
2238 if (mmc->high_capacity) {
2239 csize = (mmc->csd[1] & 0x3f) << 16
2240 | (mmc->csd[2] & 0xffff0000) >> 16;
2241 cmult = 8;
2242 } else {
2243 csize = (mmc->csd[1] & 0x3ff) << 2
2244 | (mmc->csd[2] & 0xc0000000) >> 30;
2245 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2246 }
2247
Stephen Warrenf866a462013-06-11 15:14:01 -06002248 mmc->capacity_user = (csize + 1) << (cmult + 2);
2249 mmc->capacity_user *= mmc->read_bl_len;
2250 mmc->capacity_boot = 0;
2251 mmc->capacity_rpmb = 0;
2252 for (i = 0; i < 4; i++)
2253 mmc->capacity_gp[i] = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002254
Simon Glass8bfa1952013-04-03 08:54:30 +00002255 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2256 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -05002257
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002258#if CONFIG_IS_ENABLED(MMC_WRITE)
Simon Glass8bfa1952013-04-03 08:54:30 +00002259 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2260 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002261#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002262
Markus Niebelab711882013-12-16 13:40:46 +01002263 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2264 cmd.cmdidx = MMC_CMD_SET_DSR;
2265 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2266 cmd.resp_type = MMC_RSP_NONE;
2267 if (mmc_send_cmd(mmc, &cmd, NULL))
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002268 pr_warn("MMC: SET_DSR failed\n");
Markus Niebelab711882013-12-16 13:40:46 +01002269 }
2270
Andy Fleming272cc702008-10-30 16:41:01 -05002271 /* Select the card, and put it into Transfer Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002272 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2273 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargavfe8f7062011-10-05 03:13:23 +00002274 cmd.resp_type = MMC_RSP_R1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002275 cmd.cmdarg = mmc->rca << 16;
Thomas Choud52ebf12010-12-24 13:12:21 +00002276 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002277
Thomas Choud52ebf12010-12-24 13:12:21 +00002278 if (err)
2279 return err;
2280 }
Andy Fleming272cc702008-10-30 16:41:01 -05002281
Lei Wene6f99a52011-06-22 17:03:31 +00002282 /*
2283 * For SD, its erase group is always one sector
2284 */
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002285#if CONFIG_IS_ENABLED(MMC_WRITE)
Lei Wene6f99a52011-06-22 17:03:31 +00002286 mmc->erase_grp_size = 1;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002287#endif
Lei Wenbc897b12011-05-02 16:26:26 +00002288 mmc->part_config = MMCPART_NOAVAILABLE;
Lei Wenbc897b12011-05-02 16:26:26 +00002289
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002290 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002291 if (err)
2292 return err;
Sukumar Ghoraid23e2c02010-09-20 18:29:29 +05302293
Simon Glassc40fdca2016-05-01 13:52:35 -06002294 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrenf866a462013-06-11 15:14:01 -06002295 if (err)
2296 return err;
2297
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002298 if (IS_SD(mmc)) {
2299 err = sd_get_capabilities(mmc);
2300 if (err)
2301 return err;
2302 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2303 } else {
2304 err = mmc_get_capabilities(mmc);
2305 if (err)
2306 return err;
2307 mmc_select_mode_and_width(mmc, mmc->card_caps);
2308 }
Andy Fleming272cc702008-10-30 16:41:01 -05002309
2310 if (err)
2311 return err;
2312
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002313 mmc->best_mode = mmc->selected_mode;
Jaehoon Chungad5fd922012-03-26 21:16:03 +00002314
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002315 /* Fix the block length for DDR mode */
2316 if (mmc->ddr_mode) {
2317 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002318#if CONFIG_IS_ENABLED(MMC_WRITE)
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002319 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002320#endif
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002321 }
2322
Andy Fleming272cc702008-10-30 16:41:01 -05002323 /* fill in device description */
Simon Glassc40fdca2016-05-01 13:52:35 -06002324 bdesc = mmc_get_blk_desc(mmc);
2325 bdesc->lun = 0;
2326 bdesc->hwpart = 0;
2327 bdesc->type = 0;
2328 bdesc->blksz = mmc->read_bl_len;
2329 bdesc->log2blksz = LOG2(bdesc->blksz);
2330 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsfc011f62015-12-04 23:27:40 +01002331#if !defined(CONFIG_SPL_BUILD) || \
2332 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
2333 !defined(CONFIG_USE_TINY_PRINTF))
Simon Glassc40fdca2016-05-01 13:52:35 -06002334 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Huttbabce5f2012-10-20 17:15:59 +00002335 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2336 (mmc->cid[3] >> 16) & 0xffff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002337 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002338 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2339 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2340 (mmc->cid[2] >> 24) & 0xff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002341 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002342 (mmc->cid[2] >> 16) & 0xf);
Paul Burton56196822013-09-04 16:12:25 +01002343#else
Simon Glassc40fdca2016-05-01 13:52:35 -06002344 bdesc->vendor[0] = 0;
2345 bdesc->product[0] = 0;
2346 bdesc->revision[0] = 0;
Paul Burton56196822013-09-04 16:12:25 +01002347#endif
Mikhail Kshevetskiy122efd42012-07-09 08:53:38 +00002348#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
Simon Glassc40fdca2016-05-01 13:52:35 -06002349 part_init(bdesc);
Mikhail Kshevetskiy122efd42012-07-09 08:53:38 +00002350#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002351
2352 return 0;
2353}
2354
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002355static int mmc_send_if_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002356{
2357 struct mmc_cmd cmd;
2358 int err;
2359
2360 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2361 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002362 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Fleming272cc702008-10-30 16:41:01 -05002363 cmd.resp_type = MMC_RSP_R7;
Andy Fleming272cc702008-10-30 16:41:01 -05002364
2365 err = mmc_send_cmd(mmc, &cmd, NULL);
2366
2367 if (err)
2368 return err;
2369
Rabin Vincent998be3d2009-04-05 13:30:56 +05302370 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002371 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002372 else
2373 mmc->version = SD_VERSION_2;
2374
2375 return 0;
2376}
2377
Simon Glassc4d660d2017-07-04 13:31:19 -06002378#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002379/* board-specific MMC power initializations. */
2380__weak void board_mmc_power_init(void)
2381{
2382}
Simon Glass05cbeb72017-04-22 19:10:56 -06002383#endif
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002384
Peng Fan2051aef2016-10-11 15:08:43 +08002385static int mmc_power_init(struct mmc *mmc)
2386{
Simon Glassc4d660d2017-07-04 13:31:19 -06002387#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002388#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan2051aef2016-10-11 15:08:43 +08002389 int ret;
2390
2391 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002392 &mmc->vmmc_supply);
2393 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002394 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002395
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002396 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2397 &mmc->vqmmc_supply);
2398 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002399 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002400#endif
Simon Glass05cbeb72017-04-22 19:10:56 -06002401#else /* !CONFIG_DM_MMC */
2402 /*
2403 * Driver model should use a regulator, as above, rather than calling
2404 * out to board code.
2405 */
2406 board_mmc_power_init();
2407#endif
Peng Fan2051aef2016-10-11 15:08:43 +08002408 return 0;
2409}
2410
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002411/*
2412 * put the host in the initial state:
2413 * - turn on Vdd (card power supply)
2414 * - configure the bus width and clock to minimal values
2415 */
2416static void mmc_set_initial_state(struct mmc *mmc)
2417{
2418 int err;
2419
2420 /* First try to set 3.3V. If it fails set to 1.8V */
2421 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2422 if (err != 0)
2423 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2424 if (err != 0)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002425 pr_warn("mmc: failed to set signal voltage\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002426
2427 mmc_select_mode(mmc, MMC_LEGACY);
2428 mmc_set_bus_width(mmc, 1);
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02002429 mmc_set_clock(mmc, 0, false);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002430}
2431
2432static int mmc_power_on(struct mmc *mmc)
2433{
2434#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2435 if (mmc->vmmc_supply) {
2436 int ret = regulator_set_enable(mmc->vmmc_supply, true);
2437
2438 if (ret) {
2439 puts("Error enabling VMMC supply\n");
2440 return ret;
2441 }
2442 }
2443#endif
2444 return 0;
2445}
2446
2447static int mmc_power_off(struct mmc *mmc)
2448{
Jaehoon Chung9546eb92018-01-17 19:36:58 +09002449 mmc_set_clock(mmc, 0, true);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002450#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2451 if (mmc->vmmc_supply) {
2452 int ret = regulator_set_enable(mmc->vmmc_supply, false);
2453
2454 if (ret) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002455 pr_debug("Error disabling VMMC supply\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002456 return ret;
2457 }
2458 }
2459#endif
2460 return 0;
2461}
2462
2463static int mmc_power_cycle(struct mmc *mmc)
2464{
2465 int ret;
2466
2467 ret = mmc_power_off(mmc);
2468 if (ret)
2469 return ret;
2470 /*
2471 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2472 * to be on the safer side.
2473 */
2474 udelay(2000);
2475 return mmc_power_on(mmc);
2476}
2477
Che-Liang Chioue9550442012-11-28 15:21:13 +00002478int mmc_start_init(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002479{
Simon Glass8ca51e52016-06-12 23:30:22 -06002480 bool no_card;
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002481 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
Macpaul Linafd59322011-11-14 23:35:39 +00002482 int err;
Andy Fleming272cc702008-10-30 16:41:01 -05002483
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002484 /*
2485 * all hosts are capable of 1 bit bus-width and able to use the legacy
2486 * timings.
2487 */
2488 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(SD_LEGACY) |
2489 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002490
Jun Nie2f516e42018-01-02 12:25:57 +08002491#if !defined(CONFIG_MMC_BROKEN_CD)
Pantelis Antoniouab769f22014-02-26 19:28:45 +02002492 /* we pretend there's no card when init is NULL */
Simon Glass8ca51e52016-06-12 23:30:22 -06002493 no_card = mmc_getcd(mmc) == 0;
Jun Nie2f516e42018-01-02 12:25:57 +08002494#else
2495 no_card = 0;
2496#endif
Simon Glasse7881d82017-07-29 11:35:31 -06002497#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -06002498 no_card = no_card || (mmc->cfg->ops->init == NULL);
2499#endif
2500 if (no_card) {
Thierry Reding48972d92012-01-02 01:15:37 +00002501 mmc->has_init = 0;
Paul Burton56196822013-09-04 16:12:25 +01002502#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002503 pr_err("MMC: no card present\n");
Paul Burton56196822013-09-04 16:12:25 +01002504#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002505 return -ENOMEDIUM;
Thierry Reding48972d92012-01-02 01:15:37 +00002506 }
2507
Lei Wenbc897b12011-05-02 16:26:26 +00002508 if (mmc->has_init)
2509 return 0;
2510
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08002511#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
2512 mmc_adapter_card_type_ident();
2513#endif
Peng Fan2051aef2016-10-11 15:08:43 +08002514 err = mmc_power_init(mmc);
2515 if (err)
2516 return err;
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002517
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002518#ifdef CONFIG_MMC_QUIRKS
2519 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
2520 MMC_QUIRK_RETRY_SEND_CID;
2521#endif
2522
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002523 err = mmc_power_cycle(mmc);
2524 if (err) {
2525 /*
2526 * if power cycling is not supported, we should not try
2527 * to use the UHS modes, because we wouldn't be able to
2528 * recover from an error during the UHS initialization.
2529 */
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002530 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002531 uhs_en = false;
2532 mmc->host_caps &= ~UHS_CAPS;
2533 err = mmc_power_on(mmc);
2534 }
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002535 if (err)
2536 return err;
2537
Simon Glasse7881d82017-07-29 11:35:31 -06002538#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -06002539 /* The device has already been probed ready for use */
2540#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +02002541 /* made sure it's not NULL earlier */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002542 err = mmc->cfg->ops->init(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05002543 if (err)
2544 return err;
Simon Glass8ca51e52016-06-12 23:30:22 -06002545#endif
Andrew Gabbasov786e8f82014-12-01 06:59:09 -06002546 mmc->ddr_mode = 0;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02002547
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002548retry:
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002549 mmc_set_initial_state(mmc);
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +02002550 mmc_send_init_stream(mmc);
2551
Andy Fleming272cc702008-10-30 16:41:01 -05002552 /* Reset the Card */
2553 err = mmc_go_idle(mmc);
2554
2555 if (err)
2556 return err;
2557
Lei Wenbc897b12011-05-02 16:26:26 +00002558 /* The internal partition reset to user partition(0) at every CMD0*/
Simon Glassc40fdca2016-05-01 13:52:35 -06002559 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wenbc897b12011-05-02 16:26:26 +00002560
Andy Fleming272cc702008-10-30 16:41:01 -05002561 /* Test for SD version 2 */
Macpaul Linafd59322011-11-14 23:35:39 +00002562 err = mmc_send_if_cond(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05002563
Andy Fleming272cc702008-10-30 16:41:01 -05002564 /* Now try to get the SD card's operating condition */
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002565 err = sd_send_op_cond(mmc, uhs_en);
2566 if (err && uhs_en) {
2567 uhs_en = false;
2568 mmc_power_cycle(mmc);
2569 goto retry;
2570 }
Andy Fleming272cc702008-10-30 16:41:01 -05002571
2572 /* If the command timed out, we check for an MMC card */
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002573 if (err == -ETIMEDOUT) {
Andy Fleming272cc702008-10-30 16:41:01 -05002574 err = mmc_send_op_cond(mmc);
2575
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002576 if (err) {
Paul Burton56196822013-09-04 16:12:25 +01002577#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002578 pr_err("Card did not respond to voltage select!\n");
Paul Burton56196822013-09-04 16:12:25 +01002579#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002580 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002581 }
2582 }
2583
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002584 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00002585 mmc->init_in_progress = 1;
2586
2587 return err;
2588}
2589
2590static int mmc_complete_init(struct mmc *mmc)
2591{
2592 int err = 0;
2593
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002594 mmc->init_in_progress = 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +00002595 if (mmc->op_cond_pending)
2596 err = mmc_complete_op_cond(mmc);
2597
2598 if (!err)
2599 err = mmc_startup(mmc);
Lei Wenbc897b12011-05-02 16:26:26 +00002600 if (err)
2601 mmc->has_init = 0;
2602 else
2603 mmc->has_init = 1;
Che-Liang Chioue9550442012-11-28 15:21:13 +00002604 return err;
2605}
2606
2607int mmc_init(struct mmc *mmc)
2608{
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002609 int err = 0;
Marek Vasutce9eca92016-12-01 02:06:32 +01002610 __maybe_unused unsigned start;
Simon Glassc4d660d2017-07-04 13:31:19 -06002611#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass33fb2112016-05-01 13:52:41 -06002612 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chioue9550442012-11-28 15:21:13 +00002613
Simon Glass33fb2112016-05-01 13:52:41 -06002614 upriv->mmc = mmc;
2615#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00002616 if (mmc->has_init)
2617 return 0;
Mateusz Zalegad803fea2014-04-29 20:15:30 +02002618
2619 start = get_timer(0);
2620
Che-Liang Chioue9550442012-11-28 15:21:13 +00002621 if (!mmc->init_in_progress)
2622 err = mmc_start_init(mmc);
2623
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002624 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00002625 err = mmc_complete_init(mmc);
Jagan Teki919b4852017-01-10 11:18:43 +01002626 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002627 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
Jagan Teki919b4852017-01-10 11:18:43 +01002628
Lei Wenbc897b12011-05-02 16:26:26 +00002629 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002630}
2631
Markus Niebelab711882013-12-16 13:40:46 +01002632int mmc_set_dsr(struct mmc *mmc, u16 val)
2633{
2634 mmc->dsr = val;
2635 return 0;
2636}
2637
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002638/* CPU-specific MMC initializations */
2639__weak int cpu_mmc_init(bd_t *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05002640{
2641 return -1;
2642}
2643
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002644/* board-specific MMC initializations. */
2645__weak int board_mmc_init(bd_t *bis)
2646{
2647 return -1;
2648}
Andy Fleming272cc702008-10-30 16:41:01 -05002649
Che-Liang Chioue9550442012-11-28 15:21:13 +00002650void mmc_set_preinit(struct mmc *mmc, int preinit)
2651{
2652 mmc->preinit = preinit;
2653}
2654
Faiz Abbas8a856db2018-02-12 19:35:24 +05302655#if CONFIG_IS_ENABLED(DM_MMC)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002656static int mmc_probe(bd_t *bis)
2657{
Simon Glass4a1db6d2015-12-29 05:22:49 -07002658 int ret, i;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002659 struct uclass *uc;
Simon Glass4a1db6d2015-12-29 05:22:49 -07002660 struct udevice *dev;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002661
2662 ret = uclass_get(UCLASS_MMC, &uc);
2663 if (ret)
2664 return ret;
2665
Simon Glass4a1db6d2015-12-29 05:22:49 -07002666 /*
2667 * Try to add them in sequence order. Really with driver model we
2668 * should allow holes, but the current MMC list does not allow that.
2669 * So if we request 0, 1, 3 we will get 0, 1, 2.
2670 */
2671 for (i = 0; ; i++) {
2672 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
2673 if (ret == -ENODEV)
2674 break;
2675 }
2676 uclass_foreach_dev(dev, uc) {
2677 ret = device_probe(dev);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002678 if (ret)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002679 pr_err("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002680 }
2681
2682 return 0;
2683}
2684#else
2685static int mmc_probe(bd_t *bis)
2686{
2687 if (board_mmc_init(bis) < 0)
2688 cpu_mmc_init(bis);
2689
2690 return 0;
2691}
2692#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00002693
Andy Fleming272cc702008-10-30 16:41:01 -05002694int mmc_initialize(bd_t *bis)
2695{
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02002696 static int initialized = 0;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002697 int ret;
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02002698 if (initialized) /* Avoid initializing mmc multiple times */
2699 return 0;
2700 initialized = 1;
2701
Simon Glassc4d660d2017-07-04 13:31:19 -06002702#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutb5b838f2016-12-01 02:06:33 +01002703#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glassc40fdca2016-05-01 13:52:35 -06002704 mmc_list_init();
2705#endif
Marek Vasutb5b838f2016-12-01 02:06:33 +01002706#endif
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002707 ret = mmc_probe(bis);
2708 if (ret)
2709 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05002710
Ying Zhangbb0dc102013-08-16 15:16:11 +08002711#ifndef CONFIG_SPL_BUILD
Andy Fleming272cc702008-10-30 16:41:01 -05002712 print_mmc_devices(',');
Ying Zhangbb0dc102013-08-16 15:16:11 +08002713#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002714
Simon Glassc40fdca2016-05-01 13:52:35 -06002715 mmc_do_preinit();
Andy Fleming272cc702008-10-30 16:41:01 -05002716 return 0;
2717}
Tomas Melincd3d4882016-11-25 11:01:03 +02002718
2719#ifdef CONFIG_CMD_BKOPS_ENABLE
2720int mmc_set_bkops_enable(struct mmc *mmc)
2721{
2722 int err;
2723 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2724
2725 err = mmc_send_ext_csd(mmc, ext_csd);
2726 if (err) {
2727 puts("Could not get ext_csd register values\n");
2728 return err;
2729 }
2730
2731 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
2732 puts("Background operations not supported on device\n");
2733 return -EMEDIUMTYPE;
2734 }
2735
2736 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
2737 puts("Background operations already enabled\n");
2738 return 0;
2739 }
2740
2741 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
2742 if (err) {
2743 puts("Failed to enable manual background operations\n");
2744 return err;
2745 }
2746
2747 puts("Enabled manual background operations\n");
2748
2749 return 0;
2750}
2751#endif