Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004-2008 |
| 3 | * Texas Instruments, <www.ti.com> |
| 4 | * |
| 5 | * Author : |
| 6 | * Manikandan Pillai <mani.pillai@ti.com> |
| 7 | * |
| 8 | * Derived from Beagle Board and 3430 SDP code by |
| 9 | * Richard Woodruff <r-woodruff2@ti.com> |
| 10 | * Syed Mohammed Khasim <khasim@ti.com> |
| 11 | * |
| 12 | * See file CREDITS for list of people who contributed to this |
| 13 | * project. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or |
| 16 | * modify it under the terms of the GNU General Public License as |
| 17 | * published by the Free Software Foundation; either version 2 of |
| 18 | * the License, or (at your option) any later version. |
| 19 | * |
| 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 23 | * GNU General Public License for more details. |
| 24 | * |
| 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 28 | * MA 02111-1307 USA |
| 29 | */ |
| 30 | #include <common.h> |
Ben Warren | 736fead | 2009-07-20 22:01:11 -0700 | [diff] [blame] | 31 | #include <netdev.h> |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 32 | #include <asm/io.h> |
| 33 | #include <asm/arch/mem.h> |
| 34 | #include <asm/arch/mux.h> |
| 35 | #include <asm/arch/sys_proto.h> |
| 36 | #include <i2c.h> |
| 37 | #include <asm/mach-types.h> |
| 38 | #include "evm.h" |
| 39 | |
John Rigby | 2956532 | 2010-12-20 18:27:51 -0700 | [diff] [blame] | 40 | DECLARE_GLOBAL_DATA_PTR; |
| 41 | |
Dirk Behme | b606ef4 | 2010-12-18 07:40:28 +0100 | [diff] [blame] | 42 | static u32 omap3_evm_version; |
Ajay Kumar Gupta | b5abf64 | 2010-06-10 11:20:49 +0530 | [diff] [blame] | 43 | |
Dirk Behme | b606ef4 | 2010-12-18 07:40:28 +0100 | [diff] [blame] | 44 | u32 get_omap3_evm_rev(void) |
Ajay Kumar Gupta | b5abf64 | 2010-06-10 11:20:49 +0530 | [diff] [blame] | 45 | { |
| 46 | return omap3_evm_version; |
| 47 | } |
| 48 | |
| 49 | static void omap3_evm_get_revision(void) |
| 50 | { |
Sanjeev Premi | 76ee9a2 | 2010-11-04 16:02:32 -0400 | [diff] [blame] | 51 | #if defined(CONFIG_CMD_NET) |
| 52 | /* |
| 53 | * Board revision can be ascertained only by identifying |
| 54 | * the Ethernet chipset. |
| 55 | */ |
Ajay Kumar Gupta | b5abf64 | 2010-06-10 11:20:49 +0530 | [diff] [blame] | 56 | unsigned int smsc_id; |
| 57 | |
| 58 | /* Ethernet PHY ID is stored at ID_REV register */ |
| 59 | smsc_id = readl(CONFIG_SMC911X_BASE + 0x50) & 0xFFFF0000; |
| 60 | printf("Read back SMSC id 0x%x\n", smsc_id); |
| 61 | |
| 62 | switch (smsc_id) { |
| 63 | /* SMSC9115 chipset */ |
| 64 | case 0x01150000: |
| 65 | omap3_evm_version = OMAP3EVM_BOARD_GEN_1; |
| 66 | break; |
| 67 | /* SMSC 9220 chipset */ |
| 68 | case 0x92200000: |
| 69 | default: |
| 70 | omap3_evm_version = OMAP3EVM_BOARD_GEN_2; |
| 71 | } |
Sanjeev Premi | 76ee9a2 | 2010-11-04 16:02:32 -0400 | [diff] [blame] | 72 | #else |
| 73 | #if defined(CONFIG_STATIC_BOARD_REV) |
| 74 | /* |
| 75 | * Look for static defintion of the board revision |
| 76 | */ |
| 77 | omap3_evm_version = CONFIG_STATIC_BOARD_REV; |
| 78 | #else |
| 79 | /* |
| 80 | * Fallback to the default above. |
| 81 | */ |
| 82 | omap3_evm_version = OMAP3EVM_BOARD_GEN_2; |
| 83 | #endif |
| 84 | #endif /* CONFIG_CMD_NET */ |
Ajay Kumar Gupta | b5abf64 | 2010-06-10 11:20:49 +0530 | [diff] [blame] | 85 | } |
| 86 | |
Sanjeev Premi | 63f4240 | 2010-11-04 16:02:29 -0400 | [diff] [blame] | 87 | #ifdef CONFIG_USB_OMAP3 |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 88 | /* |
Ajay Kumar Gupta | 944a489 | 2010-06-10 11:20:50 +0530 | [diff] [blame] | 89 | * MUSB port on OMAP3EVM Rev >= E requires extvbus programming. |
| 90 | */ |
| 91 | u8 omap3_evm_need_extvbus(void) |
| 92 | { |
| 93 | u8 retval = 0; |
| 94 | |
| 95 | if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2) |
| 96 | retval = 1; |
| 97 | |
| 98 | return retval; |
| 99 | } |
Sanjeev Premi | 63f4240 | 2010-11-04 16:02:29 -0400 | [diff] [blame] | 100 | #endif |
Ajay Kumar Gupta | 944a489 | 2010-06-10 11:20:50 +0530 | [diff] [blame] | 101 | |
| 102 | /* |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 103 | * Routine: board_init |
| 104 | * Description: Early hardware init. |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 105 | */ |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 106 | int board_init(void) |
| 107 | { |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 108 | gpmc_init(); /* in SRAM or SDRAM, finish GPMC */ |
| 109 | /* board id for Linux */ |
| 110 | gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM; |
| 111 | /* boot param addr */ |
| 112 | gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100); |
| 113 | |
| 114 | return 0; |
| 115 | } |
| 116 | |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 117 | /* |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 118 | * Routine: misc_init_r |
| 119 | * Description: Init ethernet (done here so udelay works) |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 120 | */ |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 121 | int misc_init_r(void) |
| 122 | { |
| 123 | |
| 124 | #ifdef CONFIG_DRIVER_OMAP34XX_I2C |
| 125 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
| 126 | #endif |
| 127 | |
| 128 | #if defined(CONFIG_CMD_NET) |
| 129 | setup_net_chip(); |
| 130 | #endif |
Sanjeev Premi | 76ee9a2 | 2010-11-04 16:02:32 -0400 | [diff] [blame] | 131 | omap3_evm_get_revision(); |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 132 | |
Sanjeev Premi | 6921b31 | 2011-07-18 09:20:15 -0400 | [diff] [blame^] | 133 | #if defined(CONFIG_CMD_NET) |
| 134 | reset_net_chip(); |
| 135 | #endif |
Dirk Behme | e6a6a70 | 2009-03-12 19:30:50 +0100 | [diff] [blame] | 136 | dieid_num_r(); |
| 137 | |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 138 | return 0; |
| 139 | } |
| 140 | |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 141 | /* |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 142 | * Routine: set_muxconf_regs |
| 143 | * Description: Setting up the configuration Mux registers specific to the |
| 144 | * hardware. Many pins need to be moved from protect to primary |
| 145 | * mode. |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 146 | */ |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 147 | void set_muxconf_regs(void) |
| 148 | { |
| 149 | MUX_EVM(); |
| 150 | } |
| 151 | |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 152 | /* |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 153 | * Routine: setup_net_chip |
| 154 | * Description: Setting up the configuration GPMC registers specific to the |
| 155 | * Ethernet hardware. |
Tom Rix | 5891151 | 2009-04-01 22:02:20 -0500 | [diff] [blame] | 156 | */ |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 157 | static void setup_net_chip(void) |
| 158 | { |
Dirk Behme | 97a099e | 2009-08-08 09:30:21 +0200 | [diff] [blame] | 159 | struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE; |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 160 | |
| 161 | /* Configure GPMC registers */ |
Dirk Behme | 8941135 | 2009-08-08 09:30:22 +0200 | [diff] [blame] | 162 | writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1); |
| 163 | writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2); |
| 164 | writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3); |
| 165 | writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4); |
| 166 | writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5); |
| 167 | writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6); |
| 168 | writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7); |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 169 | |
| 170 | /* Enable off mode for NWE in PADCONF_GPMC_NWE register */ |
| 171 | writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe); |
| 172 | /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */ |
| 173 | writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe); |
| 174 | /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */ |
| 175 | writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00, |
| 176 | &ctrl_base->gpmc_nadv_ale); |
Sanjeev Premi | 6921b31 | 2011-07-18 09:20:15 -0400 | [diff] [blame^] | 177 | } |
| 178 | |
| 179 | /** |
| 180 | * Reset the ethernet chip. |
| 181 | */ |
| 182 | static void reset_net_chip(void) |
| 183 | { |
| 184 | struct gpio *gpio3_base = (struct gpio *)OMAP34XX_GPIO3_BASE; |
Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame] | 185 | |
| 186 | /* Make GPIO 64 as output pin */ |
| 187 | writel(readl(&gpio3_base->oe) & ~(GPIO0), &gpio3_base->oe); |
| 188 | |
| 189 | /* Now send a pulse on the GPIO pin */ |
| 190 | writel(GPIO0, &gpio3_base->setdataout); |
| 191 | udelay(1); |
| 192 | writel(GPIO0, &gpio3_base->cleardataout); |
| 193 | udelay(1); |
| 194 | writel(GPIO0, &gpio3_base->setdataout); |
| 195 | } |
Ben Warren | 736fead | 2009-07-20 22:01:11 -0700 | [diff] [blame] | 196 | |
| 197 | int board_eth_init(bd_t *bis) |
| 198 | { |
| 199 | int rc = 0; |
| 200 | #ifdef CONFIG_SMC911X |
| 201 | rc = smc911x_initialize(0, CONFIG_SMC911X_BASE); |
| 202 | #endif |
| 203 | return rc; |
| 204 | } |